-
4
-
-
0032662989
-
Simultaneous subordinate microthreading (SSMT)
-
May
-
R. S. Chappell, J. Stark, S. P. Kim, S. K. Reinhardt, and Y. N. Patt. Simultaneous subordinate microthreading (SSMT). In 26th Annual International Symposium on Computer Architecture, pages 186-195, May 1999.
-
(1999)
26th Annual International Symposium on Computer Architecture
, pp. 186-195
-
-
Chappell, R.S.1
Stark, J.2
Kim, S.P.3
Reinhardt, S.K.4
Patt, Y.N.5
-
6
-
-
33748847902
-
The common case transactional behavior of multithreaded programs
-
Feb
-
J. Chung, H. Chafi, C. Minh, A. McDonald, B. Carlstrom, C. Kozyrakis, and K. Olukotun. The common case transactional behavior of multithreaded programs. In Sixth International Symposium on High-Performance Computer Architecture, pages 266-277, Feb. 2006.
-
(2006)
Sixth International Symposium on High-Performance Computer Architecture
, pp. 266-277
-
-
Chung, J.1
Chafi, H.2
Minh, C.3
McDonald, A.4
Carlstrom, B.5
Kozyrakis, C.6
Olukotun, K.7
-
8
-
-
0034839033
-
Speculative precomputation: Long-range prefetching of delinquent loads
-
July
-
J. Collins, H. Wang, D. Tullsen, C. Hughes, Y.-F. Lee, D. Lavery, and J. Shen. Speculative precomputation: Long-range prefetching of delinquent loads. In 28th Annual International Symposium on Computer Architecture, July 2001.
-
(2001)
28th Annual International Symposium on Computer Architecture
-
-
Collins, J.1
Wang, H.2
Tullsen, D.3
Hughes, C.4
Lee, Y.-F.5
Lavery, D.6
Shen, J.7
-
13
-
-
12844266720
-
Programming with transactional coherence and consistency (TCC)
-
Oct
-
L. Hammond, B. D. Carlstrom, V. Wong, B. Hertzberg, M. Chen, C. Kozyrakis, and K. Olukotun. Programming with transactional coherence and consistency (TCC). In 11th International Conference on Architectural Support for Programming Languages and Operating Systems, pages 1-13, Oct. 2004.
-
(2004)
11th International Conference on Architectural Support for Programming Languages and Operating Systems
, pp. 1-13
-
-
Hammond, L.1
Carlstrom, B.D.2
Wong, V.3
Hertzberg, B.4
Chen, M.5
Kozyrakis, C.6
Olukotun, K.7
-
15
-
-
0030216001
-
A study of the EARTH-MANNA multithreaded system
-
Feb
-
H. H. J. Hum, O. Maquelin, K. B. Theobald, X. Tian, G. R. Gao, and L. J. Hendren. A study of the EARTH-MANNA multithreaded system. International Journal of Parallel Programming, 24(4):319-348, Feb 1996.
-
(1996)
International Journal of Parallel Programming
, vol.24
, Issue.4
, pp. 319-348
-
-
Hum, H.H.J.1
Maquelin, O.2
Theobald, K.B.3
Tian, X.4
Gao, G.R.5
Hendren, L.J.6
-
17
-
-
1942512699
-
Neural methods for dynamic branch prediction
-
Feb
-
D. A. Jiménez and C. Lin. Neural methods for dynamic branch prediction. ACM Transactions on Computer Systems, 20(4):369-397, Feb. 2002.
-
(2002)
ACM Transactions on Computer Systems
, vol.20
, Issue.4
, pp. 369-397
-
-
Jiménez, D.A.1
Lin, C.2
-
18
-
-
0032639289
-
The alpha 21264 microprocessor
-
Mar
-
R.E.Kessler. The alpha 21264 microprocessor. IEEE MICRO, 19(2):24-36, Mar. 1999.
-
(1999)
IEEE MICRO
, vol.19
, Issue.2
, pp. 24-36
-
-
Kessler, R.E.1
-
19
-
-
84944403811
-
Single-ISA heterogeneous multi-core architectures: The potential for processor power reduction
-
Dec
-
R. Kumar, K. I. Parkas, N. P. Jouppi, P. Ranganathan, and D. M. Tullsen. Single-ISA heterogeneous multi-core architectures: the potential for processor power reduction. In 36th International Symposium on Microarchitecture, pages 81-92, Dec. 2003.
-
(2003)
36th International Symposium on Microarchitecture
, pp. 81-92
-
-
Kumar, R.1
Parkas, K.I.2
Jouppi, N.P.3
Ranganathan, P.4
Tullsen, D.M.5
-
21
-
-
33746635665
-
Data-driven multi-threading using conventional microprocessors
-
Oct
-
C. Kyriacou, P. Evripidou, and P. Trancoso. Data-driven multi-threading using conventional microprocessors. IEEE Transactions on Parallel and Distributed Systems, 17(10):1176-1188, Oct. 2006.
-
(2006)
IEEE Transactions on Parallel and Distributed Systems
, vol.17
, Issue.10
, pp. 1176-1188
-
-
Kyriacou, C.1
Evripidou, P.2
Trancoso, P.3
-
26
-
-
42549154518
-
-
S. McFarling. Combining branch predictors. DEC WRL Technical Note TN-36, 1993.
-
S. McFarling. Combining branch predictors. DEC WRL Technical Note TN-36, 1993.
-
-
-
-
32
-
-
31844447800
-
Mitosis compiler: An infrastructure for speculative threading based on pre-computation slices
-
June
-
C. G. Quiñones, C. Madriles, J. Sánchez, P. Marcuello, A. González, and D. M. Tullsen. Mitosis compiler: an infrastructure for speculative threading based on pre-computation slices. In Conference on Programming Language Design and Implementation, pages 269-279, June 2005.
-
(2005)
Conference on Programming Language Design and Implementation
, pp. 269-279
-
-
Quiñones, C.G.1
Madriles, C.2
Sánchez, J.3
Marcuello, P.4
González, A.5
Tullsen, D.M.6
-
33
-
-
0024666730
-
An architecture of a dataflow single chip processor
-
Apr
-
S. Sakai, Y. Yamaguchi, K. Hiraki, Y. Kodama, and T. Yuba. An architecture of a dataflow single chip processor. In 16th Annual International Symposium on Computer Architecture, pages 46-53, Apr 1989.
-
(1989)
16th Annual International Symposium on Computer Architecture
, pp. 46-53
-
-
Sakai, S.1
Yamaguchi, Y.2
Hiraki, K.3
Kodama, Y.4
Yuba, T.5
-
36
-
-
0036290739
-
Design tradeoffs for the alpha EV8 conditional branch predictor
-
June
-
A. Seznec, S. Felix, V. Krishnan, and Y. Sazeides. Design tradeoffs for the alpha EV8 conditional branch predictor. In 29th Annual International Symposium on Computer Architecture, pages 295-306, June 2002.
-
(2002)
29th Annual International Symposium on Computer Architecture
, pp. 295-306
-
-
Seznec, A.1
Felix, S.2
Krishnan, V.3
Sazeides, Y.4
-
37
-
-
0009554764
-
De-aliashed hybrid branch predictors
-
Technical Report RR-3618, Inria, Feb
-
A. Seznec and P. Michaud. De-aliashed hybrid branch predictors. Technical Report RR-3618, Inria, Feb. 1999.
-
(1999)
-
-
Seznec, A.1
Michaud, P.2
-
38
-
-
0036953769
-
Automatically characterizing large scale program behavior
-
Oct
-
T. Sherwood, E. Perelman, G. Hamerly, and B. Calder. Automatically characterizing large scale program behavior. In 10th International Conference on Architectural Support for Programming languages and Operating Systems, pages 45-57, Oct. 2002.
-
(2002)
10th International Conference on Architectural Support for Programming languages and Operating Systems
, pp. 45-57
-
-
Sherwood, T.1
Perelman, E.2
Hamerly, G.3
Calder, B.4
-
41
-
-
0030672489
-
The agree predictor: A mechanism for reducing negative branch history interference
-
June
-
E. Sprangle, R. S. Chappell, M. Alsup, and Y. N. Patt. The agree predictor: a mechanism for reducing negative branch history interference. In 24th Annual International Symposium on Computer Architecture, pages 284-291, June 1997.
-
(1997)
24th Annual International Symposium on Computer Architecture
, pp. 284-291
-
-
Sprangle, E.1
Chappell, R.S.2
Alsup, M.3
Patt, Y.N.4
-
42
-
-
17644393588
-
A minimal dual-core speculative multi-threading architecture
-
Oct
-
S. T. Srinivasan, H. Akkary, T. Holman, and K. Lai. A minimal dual-core speculative multi-threading architecture. In International Conference on Computer Design, pages 360-367, Oct. 2004.
-
(2004)
International Conference on Computer Design
, pp. 360-367
-
-
Srinivasan, S.T.1
Akkary, H.2
Holman, T.3
Lai, K.4
-
44
-
-
0033703889
-
A scalable approach to thread-level speculation
-
June
-
J. G. Steffan, C. B. Colohan, A. Zhai, and T. C. Mowry. A scalable approach to thread-level speculation. In 27th Annual International Symposium on Computer Architecture, pages 1-12, June 2000.
-
(2000)
27th Annual International Symposium on Computer Architecture
, pp. 1-12
-
-
Steffan, J.G.1
Colohan, C.B.2
Zhai, A.3
Mowry, T.C.4
-
45
-
-
0033344478
-
The superthreaded processor architecture
-
Sep
-
J.-Y. Tsai, J. Huang, C. Amlo, D. J. Lilja, and P.-C. Yew. The superthreaded processor architecture. IEEE Transactions on Computers, 48(9):881-902, Sep. 1999.
-
(1999)
IEEE Transactions on Computers
, vol.48
, Issue.9
, pp. 881-902
-
-
Tsai, J.-Y.1
Huang, J.2
Amlo, C.3
Lilja, D.J.4
Yew, P.-C.5
-
46
-
-
0030374418
-
-
D. Tullsen. Simulation and modeling of a simultaneous multithreading processor. In In 22nd Annual Computer Measurement Group Conference, December 1996.
-
D. Tullsen. Simulation and modeling of a simultaneous multithreading processor. In In 22nd Annual Computer Measurement Group Conference, December 1996.
-
-
-
-
47
-
-
0035693414
-
Speculative versioning cache
-
Dec
-
T. Vijaykumar, S. Gopal, J. Smith, and G. Sohi. Speculative versioning cache. IEEE Transactions on Parallel and Distributed Systems, 12(12):1305-1317, Dec. 2001.
-
(2001)
IEEE Transactions on Parallel and Distributed Systems
, vol.12
, Issue.12
, pp. 1305-1317
-
-
Vijaykumar, T.1
Gopal, S.2
Smith, J.3
Sohi, G.4
-
52
-
-
0034856097
-
Execution-based prediction using speculative slices
-
June
-
C. Zilles and G. Sohi. Execution-based prediction using speculative slices. SIGARCH Computer Architecture News, 29(2):2-13, June 2001.
-
(2001)
SIGARCH Computer Architecture News
, vol.29
, Issue.2
, pp. 2-13
-
-
Zilles, C.1
Sohi, G.2
|