메뉴 건너뛰기




Volumn , Issue , 2001, Pages 103-110

Reconfigurable computing: A new business model-and its impact on SoC design

Author keywords

[No Author keywords available]

Indexed keywords

COMPUTATION THEORY; COMPUTER AIDED DESIGN; COMPUTER AIDED LOGIC DESIGN; COMPUTER HARDWARE; DESIGN; FIELD PROGRAMMABLE GATE ARRAYS (FPGA); HARDWARE; LOGIC SYNTHESIS; MAPPING; PROGRAMMABLE LOGIC CONTROLLERS; RECONFIGURABLE ARCHITECTURES; RECONFIGURABLE HARDWARE; SOFTWARE ENGINEERING; SYSTEM-ON-CHIP; SYSTEMS ANALYSIS;

EID: 84969579902     PISSN: None     EISSN: None     Source Type: Conference Proceeding    
DOI: 10.1109/DSD.2001.952125     Document Type: Conference Paper
Times cited : (25)

References (98)
  • 1
    • 84893777809 scopus 로고    scopus 로고
    • The Roadmap to Reconfigurable computing - Proc. FPL2000
    • Aug. 27-30, 2000; Springer-Verlag
    • R. Hartenstein, H. Grünbacher (Editors): The Roadmap to Reconfigurable computing - Proc. FPL2000, Aug. 27-30, 2000; LNCS, Springer-Verlag 2000
    • (2000) LNCS
    • Hartenstein, R.1    Grünbacher, H.2
  • 3
    • 0141942869 scopus 로고    scopus 로고
    • The Microprocessor is no more General Purpose
    • (invited paper), Austin, Texas, USA, Oct. 8-10
    • R. Hartenstein: The Microprocessor is no more General Purpose (invited paper), Proc. ISIS'97, Austin, Texas, USA, Oct. 8-10, 1997.
    • (1997) Proc. ISIS'97
    • Hartenstein, R.1
  • 4
    • 4444332397 scopus 로고    scopus 로고
    • A Decade of Research on Reconfigurable Architectures - A Visionary Retrospective
    • (embedded tutorial): Munich, March
    • R. Hartenstein (embedded tutorial): A Decade of Research on Reconfigurable Architectures - a Visionary Retrospective; DATE 2001, Munich, March 2001
    • (2001) DATE 2001
    • Hartenstein, R.1
  • 5
    • 0032672691 scopus 로고    scopus 로고
    • A Reconfigurable Arithmetic Array for Multimedia Applications
    • Monterey, Feb. 21-23
    • A. Marshall et al.: A Reconfigurable Arithmetic Array for Multimedia Applications; Proc. ACM/SIGDA FPGA'99, Monterey, Feb. 21-23, 1999
    • (1999) Proc. ACM/SIGDA FPGA'99
    • Marshall, A.1
  • 6
    • 0141908445 scopus 로고
    • A Datapath Oriented Architecture for FPGAs
    • Monterey, CA, USA, February
    • D. Cherepacha and D. Lewis: A Datapath Oriented Architecture for FPGAs; Proc. FPGA'94, Monterey, CA, USA, February 1994.
    • (1994) Proc. FPGA'94
    • Cherepacha, D.1    Lewis, D.2
  • 7
    • 0029529462 scopus 로고
    • A Datapath Synthesis System for the Reconfigurable Datapath Architecture
    • Chiba, Japan, Aug. 29-Sept. 1
    • R. Kress et al.: A Datapath Synthesis System for the Reconfigurable Datapath Architecture; ASP-DAC'95, Chiba, Japan, Aug. 29-Sept. 1, 1995
    • (1995) ASP-DAC'95
    • Kress, R.1
  • 10
    • 84884698360 scopus 로고
    • A Novel Paradigm of Parallel Computation and its Use to Implement Simple High Performance Hardware
    • Tokyo, Japan
    • R. Hartenstein et al.: A Novel Paradigm of Parallel Computation and its Use to Implement Simple High Performance Hardware; InfoJapan'90, 30th Anniversary of the Computer Society of Japan, Tokyo, Japan, 1990.
    • (1990) InfoJapan'90, 30th Anniversary of the Computer Society of Japan
    • Hartenstein, R.1
  • 11
    • 0026189343 scopus 로고
    • A Novel ASIC Design Approach Based on a New Machine Paradigm
    • July
    • R. Hartenstein et. al.: A Novel ASIC Design Approach Based on a New Machine Paradigm; IEEE J.SSC, Volume 26, No. 7, July 1991.
    • (1991) IEEE J.SSC , vol.26 , Issue.7
    • Hartenstein, R.1
  • 12
    • 38249013922 scopus 로고    scopus 로고
    • A Novel Paradigm of Parallel Computation and its Use to Implement Simple High-Performance-HW
    • North Holland - invited reprint of [10]
    • R. Hartenstein, A. Hirschbiel, K. Schmidt, M. Weber: A Novel Paradigm of Parallel Computation and its Use to Implement Simple High-Performance-HW; Future Generation Computer Systems 7, 91/92, North Holland - invited reprint of [10]
    • Future Generation Computer Systems , vol.7 , Issue.91-92
    • Hartenstein, R.1    Hirschbiel, A.2    Schmidt, K.3    Weber, M.4
  • 13
    • 77956426907 scopus 로고    scopus 로고
    • KressArray Xplorer: A New CAD Environment to Optimize Reconfigurable Datapath Array Architectures
    • Yokohama, Japan, Jan. 25-28
    • U. Nageldinger et al.: KressArray Xplorer: A New CAD Environment to Optimize Reconfigurable Datapath Array Architectures; ASP-DAC, Yokohama, Japan, Jan. 25-28, 2000.
    • (2000) ASP-DAC
    • Nageldinger, U.1
  • 14
    • 0030364377 scopus 로고    scopus 로고
    • Colt: An Experiment in Wormhole Run-time Reconfiguration
    • Boston, MA, USA, Nov.
    • R. A. Bittner et al.: Colt: An Experiment in Wormhole Run-time Reconfiguration; SPIE Photonics East '96, Boston, MA, USA, Nov. 1996.
    • (1996) SPIE Photonics East '96
    • Bittner, R.A.1
  • 15
    • 84893705878 scopus 로고    scopus 로고
    • A second opinion on dataflow machines
    • Feb '82
    • D. Gajski et al.: A second opinion on dataflow machines; Computer, Feb '82
    • Computer
    • Gajski, D.1
  • 17
    • 0030394522 scopus 로고    scopus 로고
    • MATRIX: A Reconfigurable Computing Architecture with Configurable Instruction Distribution and Deployable Resources
    • Napa, CA, USA, April 17-19
    • E. Mirsky, A. DeHon: MATRIX: A Reconfigurable Computing Architecture with Configurable Instruction Distribution and Deployable Resources; Proc. IEEE FCCM'96, Napa, CA, USA, April 17-19, 1996.
    • (1996) Proc. IEEE FCCM'96
    • Mirsky, E.1    DeHon, A.2
  • 18
    • 0031360911 scopus 로고    scopus 로고
    • Garp: A MIPS Processor with a Reconfigurable Coprocessor
    • Napa, April 16-18
    • J. Hauser and J. Wawrzynek: Garp: A MIPS Processor with a Reconfigurable Coprocessor; Proc. IEEE FCCM'97, Napa, April 16-18, 1997.
    • (1997) Proc. IEEE FCCM'97
    • Hauser, J.1    Wawrzynek, J.2
  • 19
    • 0031236158 scopus 로고    scopus 로고
    • Baring it all to Software: RAW Machines
    • September
    • E. Waingold et al.: Baring it all to Software: RAW Machines; IEEE Computer, September 1997, pp. 86-93.
    • (1997) IEEE Computer , pp. 86-93
    • Waingold, E.1
  • 20
    • 0012886693 scopus 로고    scopus 로고
    • REMARC: Reconfigurable Multimedia Array Coprocessor
    • Monterey, Feb.
    • T. Miyamori and K. Olukotun: REMARC: Reconfigurable Multimedia Array Coprocessor; Proc. ACM/SIGDA FPGA'98, Monterey, Feb. 1998.
    • (1998) Proc. ACM/SIGDA FPGA'98
    • Miyamori, T.1    Olukotun, K.2
  • 21
    • 0141908453 scopus 로고    scopus 로고
    • Architecture and Application of a Dynamically Reconfigurable Hardware Array for Future Mobile Communication Systems
    • Napa, CA, USA, April 17-19
    • J. Becker et al.: Architecture and Application of a Dynamically Reconfigurable Hardware Array for Future Mobile Communication Systems; Proc. FCCM'00, Napa, CA, USA, April 17-19, 2000.
    • (2000) Proc. FCCM'00
    • Becker, J.1
  • 24
    • 84949836683 scopus 로고    scopus 로고
    • Proc. FPL'96
    • Darmstadt, Germany, Sept. 23-25, 1996, Springer Verlag
    • M. Glesner, R. Hartenstein (Editors): Proc. FPL'96, Darmstadt, Germany, Sept. 23-25, 1996, LNCS 1142, Springer Verlag 1996
    • (1996) LNCS , vol.1142
    • Glesner, M.1    Hartenstein, R.2
  • 25
    • 0002435676 scopus 로고    scopus 로고
    • PipeRench: A Coprocessor for Streaming Multimedia Acceleration
    • Atlanta, May 2-4
    • S. C. Goldstein et al.: PipeRench: A Coprocessor for Streaming Multimedia Acceleration; Proc. ISCA'99, Atlanta, May 2-4, 1999
    • (1999) Proc. ISCA'99
    • Goldstein, S.C.1
  • 26
    • 33645163663 scopus 로고
    • PADDI: Programmable arithmetic devices for digital signal processing
    • IEEE Press
    • D. Chen and J. Rabaey: PADDI: Programmable arithmetic devices for digital signal processing; VLSI Signal Processing IV, IEEE Press 1990.
    • (1990) VLSI Signal Processing IV
    • Chen, D.1    Rabaey, J.2
  • 27
    • 0026964221 scopus 로고
    • A Reconfigurable Multiprocessor IC for Rapid Prototyping of Algorithmic-Specific High-Speed DSP Data Paths
    • Dec.
    • D. C. Chen, J. M. Rabaey: A Reconfigurable Multiprocessor IC for Rapid Prototyping of Algorithmic-Specific High-Speed DSP Data Paths; IEEE J. Solid-State Circuits, Vol. 27, No. 12, Dec. 1992.
    • (1992) IEEE J. Solid-State Circuits , vol.27 , Issue.12
    • Chen, D.C.1    Rabaey, J.M.2
  • 28
    • 84884750658 scopus 로고
    • A Reconfigurable Data-driven Multiprocessor Architecture for Rapid Prototyping of High Throughput DSP Algorithms
    • Kauai, Hawaii, Jan.
    • A. K. W. Yeung, J.M. Rabaey: A Reconfigurable Data-driven Multiprocessor Architecture for Rapid Prototyping of High Throughput DSP Algorithms; Proc. HICSS-26, Kauai, Hawaii, Jan. 1993.
    • (1993) Proc. HICSS-26
    • Yeung, A.K.W.1    Rabaey, J.M.2
  • 29
    • 0030714347 scopus 로고    scopus 로고
    • Reconfigurable Computing: The Solution to Low Power Programmable DSP
    • April
    • J. Rabaey: Reconfigurable Computing: The Solution to Low Power Programmable DSP; Proc. ICASSP'97 Munich, Germany, April 1997.
    • (1997) Proc. ICASSP'97 Munich, Germany
    • Rabaey, J.1
  • 30
    • 84969552045 scopus 로고    scopus 로고
    • D. Lewis: Personal Communication, April 2000
    • D. Lewis: Personal Communication, April 2000.
  • 31
    • 0029534183 scopus 로고
    • Placement and Routing Tools for the Tryptich FPGA
    • December
    • C. Ebeling et al.: Placement and Routing Tools for the Tryptich FPGA; IEEE Trans on VLSI Systems 3, No. 4, December 1995.
    • (1995) IEEE Trans on VLSI Systems , vol.3 , Issue.4
    • Ebeling, C.1
  • 32
    • 84969496208 scopus 로고    scopus 로고
    • A. DeHon: Personal Communication, February 2000
    • A. DeHon: Personal Communication, February 2000.
  • 33
    • 84969570615 scopus 로고    scopus 로고
    • C. Ebeling: Personal Communication, March 2000
    • C. Ebeling: Personal Communication, March 2000.
  • 34
    • 84969550631 scopus 로고    scopus 로고
    • A. Marshall: Personal Communication; February 2000
    • A. Marshall: Personal Communication; February 2000.
  • 35
    • 0033716233 scopus 로고    scopus 로고
    • Using General-Purpose Programming Languages for FPGA Design
    • Los Angeles, June
    • B. Hutchings, B. Nelson: Using General-Purpose Programming Languages for FPGA Design; Proc. DAC 2000, Los Angeles, June 2000
    • (2000) Proc. DAC 2000
    • Hutchings, B.1    Nelson, B.2
  • 36
    • 0030380793 scopus 로고    scopus 로고
    • Maximizing Multiprocessor Performance with the SUIF Compiler
    • Dec.
    • M. W. Hall et al.: Maximizing Multiprocessor Performance with the SUIF Compiler; IEEE Computer, Dec. 1996
    • (1996) IEEE Computer
    • Hall, M.W.1
  • 38
    • 84969507505 scopus 로고    scopus 로고
    • Proc. FPL'98
    • Tallinn, Estonia, Aug. 31-Sept. 3, 1998, Springer Verlag
    • R. Hartenstein, A. Keevallik (Editors): Proc. FPL'98, Tallinn, Estonia, Aug. 31-Sept. 3, 1998, LNCS, Springer Verlag, 1998
    • LNCS , pp. 1998
    • Hartenstein, R.1    Keevallik, A.2
  • 39
    • 84969559374 scopus 로고    scopus 로고
    • J. Hauser: Personal Communication, March 2000
    • J. Hauser: Personal Communication, March 2000.
  • 40
    • 84949753932 scopus 로고    scopus 로고
    • Coarse Grain Reconfigurable Architectures
    • (invited embedded tutorial): Yokohama, Japan, Jan 30-Feb. 2
    • R. Hartenstein (invited embedded tutorial): Coarse Grain Reconfigurable Architectures; ASF-DAC'01, Yokohama, Japan, Jan 30-Feb. 2, 2001
    • (2001) ASF-DAC'01
    • Hartenstein, R.1
  • 41
    • 0006996773 scopus 로고    scopus 로고
    • Maps: A Compiler-Managed Memory System for RAW Machines
    • Atlanta, USA, June
    • R. Barua et al.: Maps: A Compiler-Managed Memory System for RAW Machines; Proc. ISCA'99, Atlanta, USA, June, 1999.
    • (1999) Proc. ISCA'99
    • Barua, R.1
  • 42
    • 0343077459 scopus 로고    scopus 로고
    • Space-Time Scheduling of Instruction-Level Parallelism on a RAW Machine
    • San Jose, Oct. 4-7
    • W. Lee et al.: Space-Time Scheduling of Instruction-Level Parallelism on a RAW Machine; Proc. ASPLOS'98, San Jose, Oct. 4-7, 1998.
    • (1998) Proc. ASPLOS'98
    • Lee, W.1
  • 45
    • 77956430947 scopus 로고    scopus 로고
    • Fast Compilation for Pipelined Reconfigurable Fabrics
    • Monterey, Feb.
    • M. Budiu and S. C. Goldstein: Fast Compilation for Pipelined Reconfigurable Fabrics; Proc. FPGA'99, Monterey, Feb. 1999, pp. 135-143.
    • (1999) Proc. FPGA'99 , pp. 135-143
    • Budiu, M.1    Goldstein, S.C.2
  • 46
    • 84893669041 scopus 로고
    • An Integrated System for Rapid Prototyping of High Performance Data Paths
    • Los Alamitos, Aug. 4-7
    • D. Chen at al.: An Integrated System for Rapid Prototyping of High Performance Data Paths; Proc. ASAP'92, Los Alamitos, Aug. 4-7, 1992
    • (1992) Proc. ASAP'92
    • Chen, D.1
  • 47
    • 0022201679 scopus 로고
    • A High-Level Language and Silicon Compiler for Digital Signal Processing
    • Portland, May 20-23
    • P. H. Hilfinger: A High-Level Language and Silicon Compiler for Digital Signal Processing; Proc. 1985 IEEE CICC., Portland, May 20-23, 1985.
    • (1985) Proc. 1985 IEEE CICC.
    • Hilfinger, P.H.1
  • 48
    • 0024913877 scopus 로고
    • A Scheduling and Resource Allocation Algorithm for Hierarchical Signal Flow Graphs
    • Las Vegas, June
    • M. Potkonjak. J. Rabaey: A Scheduling and Resource Allocation Algorithm for Hierarchical Signal Flow Graphs; Proc. DAC'89, Las Vegas, June 1989
    • (1989) Proc. DAC'89
    • Potkonjak, M.1    Rabaey, J.2
  • 49
    • 84893670036 scopus 로고    scopus 로고
    • A HW/SW Partitioning Algorithm for Dynamically Reconfigurable Architectures
    • J. Noguera, R. Badia: A HW/SW Partitioning Algorithm for Dynamically Reconfigurable Architectures; Proc. DATE 2001
    • Proc. DATE 2001
    • Noguera, J.1    Badia, R.2
  • 50
    • 84949994121 scopus 로고    scopus 로고
    • Run-time HW/SW Codesign for Discrete Event Systems using Dynamically Reconfigurable Architectures
    • Madrid, Spain, Sept. 20-22
    • J. Noguera, R. Badia: Run-time HW/SW Codesign for Discrete Event Systems using Dynamically Reconfigurable Architectures; Proc. ISSS 2000 (Int'l Symp. System Synthesis), Madrid, Spain, Sept. 20-22, 2000
    • (2000) Proc. ISSS 2000 (Int'l Symp. System Synthesis)
    • Noguera, J.1    Badia, R.2
  • 51
    • 0029488826 scopus 로고
    • Technology and Business: Forces Driving Microprocessor Evolution
    • Dec.
    • N. Tredennick: Technology and Business: Forces Driving Microprocessor Evolution; Proc. IEEE 83, 12 (Dec. 1995)
    • (1995) Proc. IEEE 83 , pp. 12
    • Tredennick, N.1
  • 54
    • 0033488527 scopus 로고    scopus 로고
    • Pipeline Vectorization for Reconfigurable Systems
    • April
    • M. Weinhardt, W. Luk: Pipeline Vectorization for Reconfigurable Systems; Proc. IEEE FCCM, April 1999
    • (1999) Proc. IEEE FCCM
    • Weinhardt, M.1    Luk, W.2
  • 55
    • 85013607448 scopus 로고    scopus 로고
    • NAPA C: Compiling for a hybrid RISC / FPGA architecture
    • April
    • M. Gokhale, J. Stone: NAPA C: Compiling for a hybrid RISC / FPGA architecture; Proc. IEEE FCCM April 1998
    • (1998) Proc. IEEE FCCM
    • Gokhale, M.1    Stone, J.2
  • 57
    • 0030416290 scopus 로고    scopus 로고
    • A General Approach in System Design Integrating Reconfigurable Accelerators
    • Austin, TX, Oct. 9-11
    • J. Becker et al.: A General Approach in System Design Integrating Reconfigurable Accelerators; Proc. IEEE ISIS'96; Austin, TX, Oct. 9-11, 1996
    • (1996) Proc. IEEE ISIS'96
    • Becker, J.1
  • 58
    • 77956446766 scopus 로고    scopus 로고
    • A Novel Sequencer Hardware for Application Specific Computing
    • Zurich, Switzerland, July 14-16
    • M. Herz, et al.: A Novel Sequencer Hardware for Application Specific Computing; Proc. ASAP'97, Zurich, Switzerland, July 14-16, 1997
    • (1997) Proc. ASAP'97
    • Herz, M.1
  • 60
    • 84949836696 scopus 로고
    • Proc. FPL'94
    • Prague, Czech Republic, Sept. 7-10, 1994, Springer Verlag
    • R. Hartenstein, M. Servit (Editors): Proc. FPL'94, Prague, Czech Republic, Sept. 7-10, 1994, LNCS, Springer Verlag, 1994
    • (1994) LNCS
    • Hartenstein, R.1    Servit, M.2
  • 61
    • 0026191311 scopus 로고
    • The ADAM Design Planning Engine
    • July
    • D. Knapp & al.:The ADAM Design Planning Engine, IEEE Trans CAD, July 1991
    • (1991) IEEE Trans CAD
    • Knapp, D.1
  • 62
    • 84893711700 scopus 로고
    • Design Assistance for CAD Frameworks
    • Hamburg, Germany, Sept. 7-10
    • J. Lopez et al.: Design Assistance for CAD Frameworks; Proc. EURODAC'62, Hamburg, Germany, Sept. 7-10, 1992
    • (1992) Proc. EURODAC'62
    • Lopez, J.1
  • 63
    • 0031635599 scopus 로고    scopus 로고
    • A Methodology for Guided Behavioral Level Optimization
    • San Francisco, June 15-19
    • L. Guerra et al.: A Methodology for Guided Behavioral Level Optimization; Proc. DAC'98, San Francisco, June 15-19, 1998
    • (1998) Proc. DAC'98
    • Guerra, L.1
  • 64
    • 0030110560 scopus 로고    scopus 로고
    • PSM: An Object-oriented Synthesis Approach to Multiprocessor Design
    • March
    • P.-A. Hsiung et al.: PSM: An Object-oriented Synthesis Approach to Multiprocessor Design; IEEE Trans VLSI Systems 4/1, March 1999
    • (1999) IEEE Trans VLSI Systems , vol.4 , Issue.1
    • Hsiung, P.-A.1
  • 67
    • 0005363452 scopus 로고    scopus 로고
    • Data-Reuse Exploration for Low-Power Realization of Multimedia Applications on Embedded Cores
    • Kos Island, Greece, Oct.
    • N. D. Zervas et al.: Data-Reuse Exploration for Low-Power Realization of Multimedia Applications on Embedded Cores; PATMOS'99, Kos Island, Greece, Oct 1999
    • (1999) PATMOS'99
    • Zervas, N.D.1
  • 68
    • 84969568241 scopus 로고    scopus 로고
    • Data-Reuse and Parallel Embedded Architectures for Low-Power Rreal-Time Multimedia Applications
    • 90
    • D. Soudris et al.: Data-Reuse and Parallel Embedded Architectures for Low-Power Rreal-Time Multimedia Applications; PATMOS'2000, see: [90]
    • PATMOS'2000
    • Soudris, D.1
  • 69
    • 0032630764 scopus 로고    scopus 로고
    • Power Efficient Media Processor Design Space Exploration
    • New Orleans, June 21-25
    • J. Kin et al.: Power Efficient Media Processor Design Space Exploration; Proc. DAC'99, New Orleans, June 21-25, 1999
    • (1999) Proc. DAC'99
    • Kin, J.1
  • 70
    • 0034854946 scopus 로고    scopus 로고
    • Analytical Exploration of Power Efficient Data-Reuse Transformations on Multimedia Applications
    • Salt Lake City, May
    • S. Kougia et al.: Analytical Exploration of Power Efficient Data-Reuse Transformations on Multimedia Applications; ICASSP'2001, Salt Lake City, May 2001
    • (2001) ICASSP'2001
    • Kougia, S.1
  • 71
    • 0032303141 scopus 로고    scopus 로고
    • Formalized Methodology for Data Reuse Exploration for Low Power Hierarchical Memory Mappings
    • Dec.
    • S. Wuytak et al.: Formalized Methodology for Data Reuse Exploration for Low Power Hierarchical Memory Mappings; IEEE Trans. on VLSI Systems, Dec. 1998
    • (1998) IEEE Trans. on VLSI Systems
    • Wuytak, S.1
  • 73
    • 0028722375 scopus 로고
    • Power Analysis of Embedded Software: A First Step Towards Software Power Minimization
    • Dec.
    • V. Tiwari et al.: Power Analysis of Embedded Software: A First Step Towards Software Power Minimization; IEEE Trans. on VLSI Systems, Dec. 1994
    • (1994) IEEE Trans. on VLSI Systems
    • Tiwari, V.1
  • 74
    • 77956421164 scopus 로고    scopus 로고
    • Power Analysis of the ARM 7 Embedded Microprocessor
    • Kos Island, Greece, Oct.
    • G. Sinevriotis et al.: Power Analysis of the ARM 7 Embedded Microprocessor, PATMOS'99, Kos Island, Greece, Oct 1999
    • (1999) PATMOS'99
    • Sinevriotis, G.1
  • 75
    • 16244380727 scopus 로고    scopus 로고
    • Global Multimedia Design Exploration using Accurate Memory organization Feedback
    • A. Vandecapelle et al.: Global Multimedia Design Exploration using Accurate Memory organization Feedback; Proc. DAC 1999
    • Proc. DAC 1999
    • Vandecapelle, A.1
  • 76
    • 84893700329 scopus 로고    scopus 로고
    • Dynamic Algorithms for Minimizing Memory Bandwidth in High throughput Telecom and Multimedia
    • TSI, Éditions Hermès
    • T. Omnès et al: Dynamic Algorithms for Minimizing Memory Bandwidth in High throughput Telecom and Multimedia; in: Techniques de Parallelization Automatique, TSI, Éditions Hermès, 1999
    • (1999) Techniques de Parallelization Automatique
    • Omnès, T.1
  • 77
    • 0033279857 scopus 로고    scopus 로고
    • Minimizing the required Memory Bandwidth in VLSI System Realizations
    • Dec.
    • S. Wuytack et al: Minimizing the required Memory Bandwidth in VLSI System Realizations; IEEE Trans. VLSI Systems, Dec. 1999
    • (1999) IEEE Trans. VLSI Systems
    • Wuytack, S.1
  • 80
    • 84955611365 scopus 로고
    • MoM - A partly custom-design architecture compared to standard hardware
    • IEEE Press
    • R.W. Hartenstein, A.G. Hirschbiel, M.Weber: MoM - a partly custom-design architecture compared to standard hardware; Proc. Compeuro 89, IEEE Press 1989
    • (1989) Proc. Compeuro 89
    • Hartenstein, R.W.1    Hirschbiel, A.G.2    Weber, M.3
  • 85
    • 0024944691 scopus 로고
    • Algorithms for High-Level Synthesis
    • Dec
    • P. Paulin et al.: Algorithms for High-Level Synthesis; IEEE Design & Test, Dec'89
    • (1989) IEEE Design & Test
    • Paulin, P.1
  • 86
    • 0033698643 scopus 로고    scopus 로고
    • Interactive Co-design of High Throughput Embedded Multimedia
    • F. Cathoor et al: Interactive Co-design of High Throughput Embedded Multimedia; DAC 2000
    • DAC 2000
    • Cathoor, F.1
  • 87
    • 0029181969 scopus 로고
    • Optimization of Memory Organization and Partitioning for Decreased Size and Power in Video and Image Processing Systems
    • Aug
    • L. Nachtergaele et al.: Optimization of Memory Organization and Partitioning for Decreased Size and Power in Video and Image Processing Systems; Proc. IEEE Workshop on Memory Technology, Aug 1995
    • (1995) Proc. IEEE Workshop on Memory Technology
    • Nachtergaele, L.1
  • 93
    • 84949836687 scopus 로고    scopus 로고
    • Proc. PATMOS 2000
    • Göttingen, Germany Sept. 13-15, 2000; Springer Verlag
    • D. Soudris, P. Pirsch,E. Barke (Editors): Proc. PATMOS 2000; Göttingen, Germany Sept. 13-15, 2000; LNCS, Springer Verlag, 2000
    • (2000) LNCS
    • Soudris, D.1    Pirsch, P.2    Barke, E.3
  • 94
    • 84893672500 scopus 로고    scopus 로고
    • Lower Bounds on the Power Consumption in Scheduled Data Flow Graphs with Resource Constraints
    • Mrch
    • L. Kruse et al.: Lower Bounds on the Power Consumption in Scheduled Data Flow Graphs with Resource Constraints; Proc. DATE, Mrch 2000.
    • (2000) Proc. DATE
    • Kruse, L.1
  • 95
    • 84893684985 scopus 로고    scopus 로고
    • High-Performance Computing: Über Szenen und Krisen
    • (invited paper) Dagstuhl, June
    • R. Hartenstein (invited paper): High-Performance Computing: über Szenen und Krisen; GI/ITG Workshop on Custom Computing, Dagstuhl, June 1996
    • (1996) GI/ITG Workshop on Custom Computing
    • Hartenstein, R.1
  • 97
    • 84969579902 scopus 로고    scopus 로고
    • Reconfigurable Computing: A New Business Model - And its Impact on SoC Design
    • (invited Keynote) Sept 4-6
    • R. Hartenstein (invited keynote): Reconfigurable Computing: a New Business Model - and its Impact on SoC Design; DSD'2001 Warsaw, Poland, Sept 4-6, 2001
    • (2001) DSD'2001 Warsaw, Poland
    • Hartenstein, R.1


* 이 정보는 Elsevier사의 SCOPUS DB에서 KISTI가 분석하여 추출한 것입니다.