메뉴 건너뛰기




Volumn , Issue , 2003, Pages 104-112

Reducing code size for heterogeneous-connectivity-based VLIW DSPs through synthesis of instruction set extensions

Author keywords

Dependence Conflict Graph; Heterogeneous Connectivity based DSP; Restricted Data Dependence Graph

Indexed keywords

ALGORITHMS; CODES (SYMBOLS); COMPUTER ARCHITECTURE; EMBEDDED SYSTEMS; HEURISTIC METHODS; PROGRAM COMPILERS;

EID: 18844416342     PISSN: None     EISSN: None     Source Type: Conference Proceeding    
DOI: 10.1145/951723.951726     Document Type: Conference Paper
Times cited : (8)

References (18)
  • 2
    • 0031623719 scopus 로고    scopus 로고
    • Instruction selection, resource allocation and scheduling in the AVIV retargetable code generator
    • Silvina Hanono and Srinivas Devadas. Instruction Selection, Resource Allocation and Scheduling in the AVIV Retargetable Code Generator. In Proc. of the Design Automation Conference (DAC), pages 510-515, 1998.
    • (1998) Proc. of the Design Automation Conference (DAC) , pp. 510-515
    • Hanono, S.1    Devadas, S.2
  • 4
    • 18844371110 scopus 로고    scopus 로고
    • Code size minimization and retargetable assembly for EPIC and VLIW instruction formats
    • Shail Aditya, Scott A. Mahlke and B. Ramakrishna Rau. Code Size Minimization and Retargetable Assembly for EPIC and VLIW Instruction Formats. Technical Report, HP Labs PL-2000-141.
    • Technical Report, HP Labs PL-2000-141
    • Aditya, S.1    Mahlke, S.A.2    Rau, B.R.3
  • 6
    • 0032119586 scopus 로고    scopus 로고
    • Code density optimization for embedded DSP processors using data compression techniques
    • Stan Y. Liao, Srinivas Devadas and Kurt Keutzer. Code Density Optimization for Embedded DSP Processors using Data Compression Techniques. IEEE Transactions on CAD, 17(7):601-608, 1998.
    • (1998) IEEE Transactions on CAD , vol.17 , Issue.7 , pp. 601-608
    • Liao, S.Y.1    Devadas, S.2    Keutzer, K.3
  • 7
    • 84948463556 scopus 로고    scopus 로고
    • Code size efficiency in global scheduling for ILP processors
    • Huiyang Zhou and Thomas M. Conte. Code Size Efficiency in Global Scheduling for ILP Processors. 6th Annual Workshop on ICCA, 2002.
    • (2002) 6th Annual Workshop on ICCA
    • Zhou, H.1    Conte, T.M.2
  • 11
  • 13
    • 0042635850 scopus 로고    scopus 로고
    • Automatic application-specific instruction-set extensions under microarchitectural constraints
    • Kubilay Atasu, Laura Pozzi and Paolo Ienne. Automatic Application-Specific Instruction-Set Extensions under Microarchitectural Constraints. In Proc. of the Design Automation Conference (DAC), 2003.
    • (2003) Proc. of the Design Automation Conference (DAC)
    • Atasu, K.1    Pozzi, L.2    Ienne, P.3
  • 15


* 이 정보는 Elsevier사의 SCOPUS DB에서 KISTI가 분석하여 추출한 것입니다.