-
2
-
-
84882618546
-
Bounding Worst-Case Instruction Cache Performance
-
December
-
R. Arnold, F. Mueller, D. Whalley, and M. Harmon, "Bounding Worst-Case Instruction Cache Performance," Proceedings of the Fifteenth IEEE Real-Time Systems Symposium, pp. 172-181 (December 1994).
-
(1994)
Proceedings of the Fifteenth IEEE Real-Time Systems Symposium
, pp. 172-181
-
-
Arnold, R.1
Mueller, F.2
Whalley, D.3
Harmon, M.4
-
5
-
-
0030244313
-
Combining Static Worst-Case Timing Analysis and Program Proof
-
R. Chapman, A. Burns, and A. Wellings, "Combining Static Worst-Case Timing Analysis and Program Proof," Real-Time Systems 11(2) pp. 145-171 (1996).
-
(1996)
Real-Time Systems
, vol.11
, Issue.2
, pp. 145-171
-
-
Chapman, R.1
Burns, A.2
Wellings, A.3
-
8
-
-
0343341629
-
Supporting Timing Analysis by Automatic Bounding of Loop Iterations
-
May
-
C. Healy, M. Sjödin, V. Rustagi, D. Whalley, and R. van Engelen, "Supporting Timing Analysis by Automatic Bounding of Loop Iterations," Real-Time Systems, pp. 121-148 (May 2000).
-
(2000)
Real-Time Systems
, pp. 121-148
-
-
Healy, C.1
Sjödin, M.2
Rustagi, V.3
Whalley, D.4
Van Engelen, R.5
-
9
-
-
0031644971
-
Bounding Loop Iterations for Timing Analysis
-
June
-
C. A. Healy, M. Sjödin, V. Rustagi, and D. B. Whalley, "Bounding Loop Iterations for Timing Analysis," Proceedings of the IEEE Real-Time Technology and Applications Symposium, pp. 12-21 (June 1998).
-
(1998)
Proceedings of the IEEE Real-Time Technology and Applications Symposium
, pp. 12-21
-
-
Healy, C.A.1
Sjödin, M.2
Rustagi, V.3
Whalley, D.B.4
-
12
-
-
0029514487
-
Worst Case Timing Analysis of RISC Processors: R3000/R3010 Case Study
-
December
-
Y. Hur, Y. H. Bae, S. S. Lim, S. K. Kim, B. D. Rhee, S. L. Min, C. Y. Park, H. Shin, and C. S. Kim, "Worst Case Timing Analysis of RISC Processors: R3000/R3010 Case Study," Proceedings of the Sixteenth IEEE Real-Time Systems Symposium, pp. 308-321 (December 1995).
-
(1995)
Proceedings of the Sixteenth IEEE Real-Time Systems Symposium
, pp. 308-321
-
-
Hur, Y.1
Bae, Y.H.2
Lim, S.S.3
Kim, S.K.4
Rhee, B.D.5
Min, S.L.6
Park, C.Y.7
Shin, H.8
Kim, C.S.9
-
14
-
-
0029719683
-
Supporting the Specification and Analysis of Timing Constraints
-
June
-
L. Ko, C. Healy, E. Ratliff, R. Arnold, D. Whalley, and M. Harmon, "Supporting the Specification and Analysis of Timing Constraints," Proceedings of the IEEE Real-Time Technology and Applications Symposium, pp. 170-178 (June 1996).
-
(1996)
Proceedings of the IEEE Real-Time Technology and Applications Symposium
, pp. 170-178
-
-
Ko, L.1
Healy, C.2
Ratliff, E.3
Arnold, R.4
Whalley, D.5
Harmon, M.6
-
15
-
-
0030414718
-
Cache Modeling for Real-Time Software: Beyond Direct Mapped Instruction Caches
-
December
-
Y. Li, S. Malik, and A. Wolfe, "Cache Modeling for Real-Time Software: Beyond Direct Mapped Instruction Caches," Proceedings of the IEEE Real-Time Systems Symposium, pp. 254-263 (December 1996).
-
(1996)
Proceedings of the IEEE Real-Time Systems Symposium
, pp. 254-263
-
-
Li, Y.1
Malik, S.2
Wolfe, A.3
-
17
-
-
84882634952
-
An Accurate Worst Case Timing Analysis Technique for RISC Processors
-
December
-
S. S. Lim, Y. H. Bae, G. T. Jang, B. D. Rhee, S. L. Min, C. Y. Park, H. Shin, K. Park, and C. S. Kim, "An Accurate Worst Case Timing Analysis Technique for RISC Processors," Proceedings of the Fifteenth IEEE Real-Time Systems Symposium, pp. 97-108 (December 1994).
-
(1994)
Proceedings of the Fifteenth IEEE Real-Time Systems Symposium
, pp. 97-108
-
-
Lim, S.S.1
Bae, Y.H.2
Jang, G.T.3
Rhee, B.D.4
Min, S.L.5
Park, C.Y.6
Shin, H.7
Park, K.8
Kim, C.S.9
-
18
-
-
0027556297
-
Predicting Program Execution Times by Analyzing Static and Dynamic Program Paths
-
March
-
C. Y. Park, "Predicting Program Execution Times by Analyzing Static and Dynamic Program Paths," Real-Time Systems 5(1) pp. 31-61 (March 1993).
-
(1993)
Real-Time Systems
, vol.5
, Issue.1
, pp. 31-61
-
-
Park, C.Y.1
-
19
-
-
0000039023
-
Calculating the Maximum Execution Time of Real-Time Programs
-
September
-
P. Puschner and C. Koza, "Calculating the Maximum Execution Time of Real-Time Programs," Real-Time Systems 1(2) pp. 159-176 (September 1989).
-
(1989)
Real-Time Systems
, vol.1
, Issue.2
, pp. 159-176
-
-
Puschner, P.1
Koza, C.2
-
20
-
-
0031369396
-
Timing Analysis for Data Caches and Set-Associative Caches
-
June
-
R. T. White, F. Mueller, C. A. Healy, D. B. Whalley, and M. G. Harmon, "Timing Analysis for Data Caches and Set-Associative Caches," Proceedings of the IEEE Real-Time Technology and Applications Symposium, pp. 192-202 (June 1997).
-
(1997)
Proceedings of the IEEE Real-Time Technology and Applications Symposium
, pp. 192-202
-
-
White, R.T.1
Mueller, F.2
Healy, C.A.3
Whalley, D.B.4
Harmon, M.G.5
-
21
-
-
0027684495
-
Pipelined Processors and Worst Case Execution Times
-
October
-
N. Zhang, A. Burns, and M. Nicholson, "Pipelined Processors and Worst Case Execution Times," Real-Time Systems 5(4) pp. 319-343 (October 1993).
-
(1993)
Real-Time Systems
, vol.5
, Issue.4
, pp. 319-343
-
-
Zhang, N.1
Burns, A.2
Nicholson, M.3
|