메뉴 건너뛰기




Volumn , Issue , 2007, Pages 111-114

Efficiency of low-power design techniques in multi-gate FET CMOS circuits

Author keywords

[No Author keywords available]

Indexed keywords

ARCHITECTURAL DESIGN; COMPUTER NETWORKS; ENERGY DISSIPATION; ENERGY EFFICIENCY; FIELD EFFECT TRANSISTORS; MESFET DEVICES; PRODUCT DESIGN; TECHNOLOGY;

EID: 44849114018     PISSN: None     EISSN: None     Source Type: Conference Proceeding    
DOI: 10.1109/ESSCIRC.2007.4430258     Document Type: Conference Paper
Times cited : (9)

References (6)
  • 1
    • 39549102528 scopus 로고    scopus 로고
    • Circuit Design Issues in Multi-Gate FET CMOS Technologies
    • C. Pacha et al., "Circuit Design Issues in Multi-Gate FET CMOS Technologies", ISSCC Dig. Techn. Papers, pp. 420, 2006.
    • (2006) ISSCC Dig. Techn. Papers , pp. 420
    • Pacha, C.1
  • 2
    • 39549115349 scopus 로고    scopus 로고
    • Multi-Gate MOSFET Design
    • G. Knoblinger et al., "Multi-Gate MOSFET Design," Proc. of ESSCIRC, 2006, pp. 66-69.
    • (2006) Proc. of ESSCIRC , pp. 66-69
    • Knoblinger, G.1
  • 3
    • 0141761518 scopus 로고    scopus 로고
    • Tri-Gate Fully-Depleted CMOS Transistors: Fabrication, Design and Layout
    • B. Doyle et al., "Tri-Gate Fully-Depleted CMOS Transistors: Fabrication, Design and Layout", VLSI Techn. Symp., 2006, pp. 133-134.
    • (2006) VLSI Techn. Symp , pp. 133-134
    • Doyle, B.1
  • 4
    • 39549087131 scopus 로고    scopus 로고
    • A Low-Power Multi-Gate FET CMOS Technology with 13.9ps Inverter Delay
    • to be published
    • K. v. Arnim et al., "A Low-Power Multi-Gate FET CMOS Technology with 13.9ps Inverter Delay", VLSI Tech. Symp. 2007 to be published.
    • (2007) VLSI Tech. Symp
    • Arnim, K.V.1
  • 5
    • 39549089624 scopus 로고    scopus 로고
    • A 90nm CMOS Low Power GSM/EDGE Multimeda Enhanced Baseband Processor
    • T. Lueftner et al., "A 90nm CMOS Low Power GSM/EDGE Multimeda Enhanced Baseband Processor", ISSCC Dig. Techn. Papers, pp. 253, 2006.
    • (2006) ISSCC Dig. Techn. Papers , pp. 253
    • Lueftner, T.1
  • 6
    • 39549100706 scopus 로고    scopus 로고
    • Intrinsic Advantages of SOI Multiple-Gate MOSFET for Low Power Applications
    • W. Xiong et al., "Intrinsic Advantages of SOI Multiple-Gate MOSFET for Low Power Applications", 211th Electrochem. Soc. Meeting, 2007.
    • (2007) 211th Electrochem. Soc. Meeting
    • Xiong, W.1


* 이 정보는 Elsevier사의 SCOPUS DB에서 KISTI가 분석하여 추출한 것입니다.