-
1
-
-
0022769976
-
Graph-Based Algorithms for Boolean Function Manipulation
-
August
-
R.E. Bryant. Graph-Based Algorithms for Boolean Function Manipulation. IEEE Traansactions on Computers, C-35(8):677-691, August 1986.
-
(1986)
IEEE Traansactions on Computers
, vol.C-35
, Issue.8
, pp. 677-691
-
-
Bryant, R.E.1
-
3
-
-
35048900689
-
Symbolic Model Checking: 102. States and Beyond
-
June
-
J.R. Burch, E.M. Clarke, K.L. McMfllan, D.L. Dill, and L.J. Hwang. Symbolic Model Checking: 102. States and Beyond. Information and Computing, 98(2):142-170, June 1992.
-
(1992)
Information and Computing
, vol.98
, Issue.2
, pp. 142-170
-
-
Burch, J.R.1
Clarke, E.M.2
McMfllan, K.L.3
Dill, D.L.4
Hwang, L.J.5
-
4
-
-
0003241540
-
Why higher-order logic is a good formalism for specifying and verifying hardware
-
In G.J. Milne and P.A. Subrahmanyam, editors, Computer Laboratory, University of Cambridge
-
M.J.C. Gordon. why higher-order logic is a good formalism for specifying and verifying hardware. In G.J. Milne and P.A. Subrahmanyam, editors, Formal Aspects of VLSI Design, pages 153-177. Computer Laboratory, University of Cambridge, 1986.
-
(1986)
Formal Aspects of VLSI Design
, pp. 153-177
-
-
Gordon, M.J.C.1
-
5
-
-
0027578302
-
Structuring and Automating Hardware Proofs in a Higher-Order Theorem-Proving Environment
-
R. Kumar, K. Schneider, and T. Kropf. Structuring and Automating Hardware Proofs in a Higher-Order Theorem-Proving Environment. International Journal qf Formal System Design pages 165-230, 1993.
-
(1993)
International Journal Qf Formal System Design
, pp. 165-230
-
-
Kumar, R.1
Schneider, K.2
Kropf, T.3
-
6
-
-
84958949082
-
A tutorial on using PVS for hardware verification
-
In T. Kropf and R. Kumar, editors, Bad Herrenalb, Germany, September, Springer-Verlag. published 1995
-
S. Owre, J.M. Rushby, N. Shankar, and M.K. Srivas. A tutorial on using PVS for hardware verification. In T. Kropf and R. Kumar, editors, Proc. 2nd International Conference on Theorem Provers in Circuit Design (TPCD94), volume 901 of Lecture Notes in Computer Science, pages 258-279, Bad Herrenalb, Germany, September 1994. Springer-Verlag. published 1995.
-
(1994)
Proc. 2Nd International Conference on Theorem Provers in Circuit Design (TPCD94), Volume 901 of Lecture Notes in Computer Science
, pp. 258-279
-
-
Owre, S.1
Rushby, J.M.2
Shankar, N.3
Srivas, M.K.4
-
7
-
-
0024943291
-
Compositional Modal Checking
-
Washington D.C., June, IEEE Computer Society Press
-
E.M. Clarke, D.E. Long, and K.L. McMiltan. Compositional Modal Checking. In Proceedings of Fourth Annual Symposium on Logic in Computer Science, pages 353-361, Washington D.C., June 1989. IEEE Computer Society Press.
-
(1989)
Proceedings of Fourth Annual Symposium on Logic in Computer Science
, pp. 353-361
-
-
Clarke, E.M.1
Long, D.E.2
McMiltan, K.L.3
-
10
-
-
0027929521
-
Control-Path Orieuted Verification of Sequential Generic Circuits with Control and Data Path
-
Paris, France, March, IEEE Computer Society Press
-
K. Schneider, T. Kropf, and R. Kumar. Control-Path Orieuted Verification of Sequential Generic Circuits with Control and Data Path. In Proceeding of the European Design and Test Conference, pages 648-652, Paris, France, March 1994. IEEE Computer Society Press.
-
(1994)
Proceeding of the European Design and Test Conference
, pp. 648-652
-
-
Schneider, K.1
Kropf, T.2
Kumar, R.3
-
11
-
-
0027928606
-
An extended OBDD representation for extended FSMs
-
Paris, February, IEEE Computer Society Press. EDAC94
-
M. Langevin, E. Cerny, and R.E. Ladner. An extended OBDD representation for extended FSMs. In The European Design and Test Conference, pages 208-303, Paris, February 1994. IEEE Computer Society Press. EDAC94.
-
(1994)
The European Design and Test Conference
, pp. 208-303
-
-
Langevin, M.1
Cerny, E.2
Ladner, R.E.3
-
13
-
-
84948156200
-
What if model checking must be truly symbolic
-
P.E. Camurati and H. Eveking, editors, October, IFIP WG10.5 Advanced Research Working Conference CHARME'95, Springer-Verlag
-
H. Hungar, O. Grumberg, and W. Datum. What if model checking must be truly symbolic. In P.E. Camurati and H. Eveking, editors, Correct Hardware Design and Verification Methods, volume 987 of Lecture Notes in Computer Science, pages 1-20, October 1995. IFIP WG10.5 Advanced Research Working Conference CHARME'95, Springer-Verlag.
-
(1995)
Correct Hardware Design and Verification Methods, Volume 987 of Lecture Notes in Computer Science
, pp. 1-20
-
-
Hungar, H.1
Grumberg, O.2
Datum, W.3
-
14
-
-
0012012585
-
-
Technical Report CMU-CS-95-161, Carnegie Mellon University, Pittsburgh, PA 15213, May
-
E. Clarke and X. Zhao. Word level symbolic model checking. Technical Report CMU-CS-95-161, Carnegie Mellon University, Pittsburgh, PA 15213, May 1995.
-
(1995)
Word Level Symbolic Model Checking
-
-
Clarke, E.1
Zhao, X.2
-
16
-
-
0003581143
-
-
Kluwer Academic Publishers, Norwell Massachusetts
-
K.L. McMillan. Symbolic Model Checking. Kluwer Academic Publishers, Norwell Massachusetts, 1993.
-
(1993)
Symbolic Model Checking
-
-
McMillan, K.L.1
-
19
-
-
2442483725
-
Abstraction mechanisms for hardware verification
-
In G. Birtwistle and P.A. Subrahmanyam, editors, Boston, Kluwer Academic Publishers
-
T.F. Melham. Abstraction mechanisms for hardware verification. In G. Birtwistle and P.A. Subrahmanyam, editors, VLSI Specification, Verification, and Synthesis, pages 129-157, Boston, 1988. Kluwer Academic Publishers.
-
(1988)
VLSI Specification, Verification, and Synthesis
, pp. 129-157
-
-
Melham, T.F.1
-
20
-
-
0001449325
-
Temporal and Modal Logic
-
In J. van Leeuwen, editor, Amsterdam, Elsevier Science Publishers
-
E.A. Emerson. Temporal and Modal Logic. In J. van Leeuwen, editor, Handbook of Theoretical Computer Science, volume B, pages 996-1072, Amsterdam, 1990. Elsevier Science Publishers.
-
(1990)
Handbook of Theoretical Computer Science, Volume B
, pp. 996-1072
-
-
Emerson, E.A.1
-
21
-
-
0000673198
-
Proofs by induction in equational theories with constructors
-
G. Huet and J.-M. Hullot. Proofs by induction in equational theories with constructors. Journal of Computer and System Sciences, 25:239-266, 1982.
-
(1982)
Journal of Computer and System Sciences
, vol.25
, pp. 239-266
-
-
Huet, G.1
Hullot, J.-M.2
-
23
-
-
0024701540
-
Proofs by induction in equational theories without constructors
-
J.-P. Jouannaud and E. Kounalis. Proofs by induction in equational theories without constructors. Information and Computation, 82:1-33, 1989.
-
(1989)
Information and Computation
, vol.82
, pp. 1-33
-
-
Jouannaud, J.-P.1
Kounalis, E.2
-
24
-
-
0001497021
-
Automatentheoretische Charakterisierungen topologischer Klassen reguls Folgenmengen
-
L. Stalger and K.W. Wagner. Automatentheoretische Charakterisierungen topologischer Klassen reguls Folgenmengen. Elektron. Informationsverarb. Kybernet., 10:379-392, 1974.
-
(1974)
Elektron. Informationsverarb. Kybernet.
, vol.10
, pp. 379-392
-
-
Stalger, L.1
Wagner, K.W.2
-
25
-
-
84957703813
-
-
Technical Report SFB358-C2-3/96, Universits Karlsruhe, Institut für Rechnerentwurf und Fehlertoleranz, January
-
K. Schneider. Translating LTL Model Checking to CTL Model Checking. Technical Report SFB358-C2-3/96, Universits Karlsruhe, Institut für Rechnerentwurf und Fehlertoleranz, January 1996.
-
(1996)
Translating LTL Model Checking to CTL Model Checking
-
-
Schneider, K.1
-
26
-
-
84945708698
-
An axiomatic basis for computer programming
-
C.A.R. Hoare. An axiomatic basis for computer programming. Communications of the ACM, 12:576-580, 1969.
-
(1969)
Communications of the ACM
, vol.12
, pp. 576-580
-
-
Hoare, C.A.R.1
-
29
-
-
84957613953
-
Tracking design changes with formal verification
-
In T.F. Melham and J. Camilleri, editors, Malta, September, Springer-Verlag
-
P. Curzon. Tracking design changes with formal verification. In T.F. Melham and J. Camilleri, editors, International Workshop on Higher Order Logic Theorem Proving and its Applications, volume 859 of Lecture Notes in Computer Science, pages 177-192, Malta, September 1994. Springer-Verlag.
-
(1994)
International Workshop on Higher Order Logic Theorem Proving and Its Applications, Volume 859 of Lecture Notes in Computer Science
, pp. 177-192
-
-
Curzon, P.1
-
30
-
-
0025566514
-
Sequential Circuit Verification Using Symbolic Model Checking
-
Los Alamitos, CA, June, ACM/IEEE, IEEE Society Press
-
J.R. Butch, E.M. Clarke, K.L. McMillan, and D.L. Dill. Sequential Circuit Verification Using Symbolic Model Checking. In Proceedings of the 27th ACM/IEEE Design Automation Conference, pages 46-51, Los Alamitos, CA, June 1990. ACM/IEEE, IEEE Society Press.
-
(1990)
Proceedings of the 27Th ACM/IEEE Design Automation Conference
, pp. 46-51
-
-
Butch, J.R.1
Clarke, E.M.2
McMillan, K.L.3
Dill, D.L.4
|