메뉴 건너뛰기




Volumn 1166, Issue , 1996, Pages 202-217

A unified approach for combining different formalisms for hardware verification

Author keywords

[No Author keywords available]

Indexed keywords

COMPUTER AIDED DESIGN; ECONOMIC AND SOCIAL EFFECTS; FORMAL METHODS; RECONFIGURABLE HARDWARE;

EID: 84957623945     PISSN: 03029743     EISSN: 16113349     Source Type: Book Series    
DOI: 10.1007/BFb0031809     Document Type: Conference Paper
Times cited : (5)

References (30)
  • 1
    • 0022769976 scopus 로고
    • Graph-Based Algorithms for Boolean Function Manipulation
    • August
    • R.E. Bryant. Graph-Based Algorithms for Boolean Function Manipulation. IEEE Traansactions on Computers, C-35(8):677-691, August 1986.
    • (1986) IEEE Traansactions on Computers , vol.C-35 , Issue.8 , pp. 677-691
    • Bryant, R.E.1
  • 4
    • 0003241540 scopus 로고
    • Why higher-order logic is a good formalism for specifying and verifying hardware
    • In G.J. Milne and P.A. Subrahmanyam, editors, Computer Laboratory, University of Cambridge
    • M.J.C. Gordon. why higher-order logic is a good formalism for specifying and verifying hardware. In G.J. Milne and P.A. Subrahmanyam, editors, Formal Aspects of VLSI Design, pages 153-177. Computer Laboratory, University of Cambridge, 1986.
    • (1986) Formal Aspects of VLSI Design , pp. 153-177
    • Gordon, M.J.C.1
  • 5
    • 0027578302 scopus 로고
    • Structuring and Automating Hardware Proofs in a Higher-Order Theorem-Proving Environment
    • R. Kumar, K. Schneider, and T. Kropf. Structuring and Automating Hardware Proofs in a Higher-Order Theorem-Proving Environment. International Journal qf Formal System Design pages 165-230, 1993.
    • (1993) International Journal Qf Formal System Design , pp. 165-230
    • Kumar, R.1    Schneider, K.2    Kropf, T.3
  • 10
    • 0027929521 scopus 로고
    • Control-Path Orieuted Verification of Sequential Generic Circuits with Control and Data Path
    • Paris, France, March, IEEE Computer Society Press
    • K. Schneider, T. Kropf, and R. Kumar. Control-Path Orieuted Verification of Sequential Generic Circuits with Control and Data Path. In Proceeding of the European Design and Test Conference, pages 648-652, Paris, France, March 1994. IEEE Computer Society Press.
    • (1994) Proceeding of the European Design and Test Conference , pp. 648-652
    • Schneider, K.1    Kropf, T.2    Kumar, R.3
  • 11
    • 0027928606 scopus 로고
    • An extended OBDD representation for extended FSMs
    • Paris, February, IEEE Computer Society Press. EDAC94
    • M. Langevin, E. Cerny, and R.E. Ladner. An extended OBDD representation for extended FSMs. In The European Design and Test Conference, pages 208-303, Paris, February 1994. IEEE Computer Society Press. EDAC94.
    • (1994) The European Design and Test Conference , pp. 208-303
    • Langevin, M.1    Cerny, E.2    Ladner, R.E.3
  • 13
    • 84948156200 scopus 로고
    • What if model checking must be truly symbolic
    • P.E. Camurati and H. Eveking, editors, October, IFIP WG10.5 Advanced Research Working Conference CHARME'95, Springer-Verlag
    • H. Hungar, O. Grumberg, and W. Datum. What if model checking must be truly symbolic. In P.E. Camurati and H. Eveking, editors, Correct Hardware Design and Verification Methods, volume 987 of Lecture Notes in Computer Science, pages 1-20, October 1995. IFIP WG10.5 Advanced Research Working Conference CHARME'95, Springer-Verlag.
    • (1995) Correct Hardware Design and Verification Methods, Volume 987 of Lecture Notes in Computer Science , pp. 1-20
    • Hungar, H.1    Grumberg, O.2    Datum, W.3
  • 14
    • 0012012585 scopus 로고
    • Technical Report CMU-CS-95-161, Carnegie Mellon University, Pittsburgh, PA 15213, May
    • E. Clarke and X. Zhao. Word level symbolic model checking. Technical Report CMU-CS-95-161, Carnegie Mellon University, Pittsburgh, PA 15213, May 1995.
    • (1995) Word Level Symbolic Model Checking
    • Clarke, E.1    Zhao, X.2
  • 16
    • 0003581143 scopus 로고
    • Kluwer Academic Publishers, Norwell Massachusetts
    • K.L. McMillan. Symbolic Model Checking. Kluwer Academic Publishers, Norwell Massachusetts, 1993.
    • (1993) Symbolic Model Checking
    • McMillan, K.L.1
  • 19
    • 2442483725 scopus 로고
    • Abstraction mechanisms for hardware verification
    • In G. Birtwistle and P.A. Subrahmanyam, editors, Boston, Kluwer Academic Publishers
    • T.F. Melham. Abstraction mechanisms for hardware verification. In G. Birtwistle and P.A. Subrahmanyam, editors, VLSI Specification, Verification, and Synthesis, pages 129-157, Boston, 1988. Kluwer Academic Publishers.
    • (1988) VLSI Specification, Verification, and Synthesis , pp. 129-157
    • Melham, T.F.1
  • 20
    • 0001449325 scopus 로고
    • Temporal and Modal Logic
    • In J. van Leeuwen, editor, Amsterdam, Elsevier Science Publishers
    • E.A. Emerson. Temporal and Modal Logic. In J. van Leeuwen, editor, Handbook of Theoretical Computer Science, volume B, pages 996-1072, Amsterdam, 1990. Elsevier Science Publishers.
    • (1990) Handbook of Theoretical Computer Science, Volume B , pp. 996-1072
    • Emerson, E.A.1
  • 21
    • 0000673198 scopus 로고
    • Proofs by induction in equational theories with constructors
    • G. Huet and J.-M. Hullot. Proofs by induction in equational theories with constructors. Journal of Computer and System Sciences, 25:239-266, 1982.
    • (1982) Journal of Computer and System Sciences , vol.25 , pp. 239-266
    • Huet, G.1    Hullot, J.-M.2
  • 23
    • 0024701540 scopus 로고
    • Proofs by induction in equational theories without constructors
    • J.-P. Jouannaud and E. Kounalis. Proofs by induction in equational theories without constructors. Information and Computation, 82:1-33, 1989.
    • (1989) Information and Computation , vol.82 , pp. 1-33
    • Jouannaud, J.-P.1    Kounalis, E.2
  • 24
    • 0001497021 scopus 로고
    • Automatentheoretische Charakterisierungen topologischer Klassen reguls Folgenmengen
    • L. Stalger and K.W. Wagner. Automatentheoretische Charakterisierungen topologischer Klassen reguls Folgenmengen. Elektron. Informationsverarb. Kybernet., 10:379-392, 1974.
    • (1974) Elektron. Informationsverarb. Kybernet. , vol.10 , pp. 379-392
    • Stalger, L.1    Wagner, K.W.2
  • 25
    • 84957703813 scopus 로고    scopus 로고
    • Technical Report SFB358-C2-3/96, Universits Karlsruhe, Institut für Rechnerentwurf und Fehlertoleranz, January
    • K. Schneider. Translating LTL Model Checking to CTL Model Checking. Technical Report SFB358-C2-3/96, Universits Karlsruhe, Institut für Rechnerentwurf und Fehlertoleranz, January 1996.
    • (1996) Translating LTL Model Checking to CTL Model Checking
    • Schneider, K.1
  • 26
    • 84945708698 scopus 로고
    • An axiomatic basis for computer programming
    • C.A.R. Hoare. An axiomatic basis for computer programming. Communications of the ACM, 12:576-580, 1969.
    • (1969) Communications of the ACM , vol.12 , pp. 576-580
    • Hoare, C.A.R.1


* 이 정보는 Elsevier사의 SCOPUS DB에서 KISTI가 분석하여 추출한 것입니다.