메뉴 건너뛰기




Volumn 8, Issue 4, 2012, Pages

ABS: A low-cost adaptive controller for prefetching in a banked shared last-level cache

Author keywords

Prefetch; Shared resources management

Indexed keywords

ADAPTIVE CONTROLLERS; BASELINE SYSTEMS; COMMERCIAL CHIPS; COMMON RESOURCES; HARMONIC MEAN; HIDING MEMORY LATENCY; HILL CLIMBING; MAIN MEMORY; MEMORY BANDWIDTHS; MULTI-CORE SYSTEMS; PARALLEL APPLICATION; PREFETCH ENGINE; PREFETCHES; PREFETCHING; SHARED CACHE; SHARED RESOURCES; USER ORIENTED;

EID: 84857828566     PISSN: 15443566     EISSN: 15443973     Source Type: Journal    
DOI: 10.1145/2086696.2086698     Document Type: Article
Times cited : (13)

References (27)
  • 4
    • 77951200277 scopus 로고    scopus 로고
    • Cache hierarchy and memory subsystem of the amd opteron processor
    • CONWAY, P., KALYANASUNDHARAM, N., DONLEY, G., LEPAK, K., AND HUGHES, B. 2010. Cache hierarchy and memory subsystem of the amd opteron processor. IEEE Micro 30, 16-29.
    • (2010) IEEE Micro , vol.30 , pp. 16-29
    • Conway, P.1    Kalyanasundharam, N.2    Donley, G.3    Lepak, K.4    Hughes, B.5
  • 7
    • 47249094055 scopus 로고    scopus 로고
    • System-level performance metrics for multiprogram workloads
    • EYERMAN, S. AND EECKHOUT, L. 2008. System-level performance metrics for multiprogram workloads. IEEE Micro 28, 42-53.
    • (2008) IEEE Micro , vol.28 , pp. 42-53
    • Eyerman, S.1    Eeckhout, L.2
  • 10
    • 20344374162 scopus 로고    scopus 로고
    • Niagara: A 32-way multithreaded sparc processor
    • DOI 10.1109/MM.2005.35
    • KONGETIRA, P., AINGARAN, K., AND OLUKOTUN, K. 2005. Niagara: a 32-way multithreaded sparc processor. IEEE Micro 25, 21-29. (Pubitemid 40784326)
    • (2005) IEEE Micro , vol.25 , Issue.2 , pp. 21-29
    • Kongetira, P.1    Aingaran, K.2    Olukotun, K.3
  • 18
    • 17644375823 scopus 로고    scopus 로고
    • Data cache prefetching using a global history buffer
    • DOI 10.1109/MM.2005.6
    • NESBIT, K. J. AND SMITH, J. E. 2005. Data cache prefetching using a global history buffer. IEEE Micro 25, 90-97. (Pubitemid 40556036)
    • (2005) IEEE Micro , vol.25 , Issue.1 , pp. 90-97
    • Nesbit, K.J.1    Smith, J.E.2
  • 20
    • 79751510498 scopus 로고    scopus 로고
    • Multi-level adaptive prefetching based on performance gradient tracking
    • RAMOS, L.M., BRIZ, J., IBÁÑEZ, P. E., AND VIÑALS, V. 2011. Multi-level adaptive prefetching based on performance gradient tracking. J. Instruction-Level Paral. 13, 1-14.
    • (2011) J. Instruction-Level Paral , vol.13 , pp. 1-14
    • Ramos, L.M.1    Briz, J.2    Ibáñez, P.E.3    Viñals, V.4
  • 21
    • 0020177251 scopus 로고
    • Cache memories
    • SMITH, A. J. 1982. Cache memories. ACM Comput. Surv. 14, 473-530.
    • (1982) ACM Comput. Surv , vol.14 , pp. 473-530
    • Smith, A.J.1


* 이 정보는 Elsevier사의 SCOPUS DB에서 KISTI가 분석하여 추출한 것입니다.