-
4
-
-
77951200277
-
Cache hierarchy and memory subsystem of the amd opteron processor
-
CONWAY, P., KALYANASUNDHARAM, N., DONLEY, G., LEPAK, K., AND HUGHES, B. 2010. Cache hierarchy and memory subsystem of the amd opteron processor. IEEE Micro 30, 16-29.
-
(2010)
IEEE Micro
, vol.30
, pp. 16-29
-
-
Conway, P.1
Kalyanasundharam, N.2
Donley, G.3
Lepak, K.4
Hughes, B.5
-
6
-
-
76749142994
-
Coordinated control of multiple prefetchers in multi-core systems
-
EBRAHIMI, E., MUTLU, O., LEE, C. J., AND PATT, Y. N. 2009. Coordinated control of multiple prefetchers in multi-core systems. In Proceedings of the 42th Annual International Symposium on Microarchitecture.
-
(2009)
Proceedings of the 42th Annual International Symposium on Microarchitecture
-
-
Ebrahimi, E.1
Mutlu, O.2
Lee, C.J.3
Patt, Y.N.4
-
7
-
-
47249094055
-
System-level performance metrics for multiprogram workloads
-
EYERMAN, S. AND EECKHOUT, L. 2008. System-level performance metrics for multiprogram workloads. IEEE Micro 28, 42-53.
-
(2008)
IEEE Micro
, vol.28
, pp. 42-53
-
-
Eyerman, S.1
Eeckhout, L.2
-
10
-
-
20344374162
-
Niagara: A 32-way multithreaded sparc processor
-
DOI 10.1109/MM.2005.35
-
KONGETIRA, P., AINGARAN, K., AND OLUKOTUN, K. 2005. Niagara: a 32-way multithreaded sparc processor. IEEE Micro 25, 21-29. (Pubitemid 40784326)
-
(2005)
IEEE Micro
, vol.25
, Issue.2
, pp. 21-29
-
-
Kongetira, P.1
Aingaran, K.2
Olukotun, K.3
-
13
-
-
37549032725
-
IBM power6 microarchitecture
-
LE, H. Q., STARKE, W. J., FIELDS, J. S., O'CONNELL, F. P., NGUYEN, D. Q., RONCHETTI, B. J., SAUER, W. M., SCHWARZ, E. M., AND VADEN, M. T. 2007. IBM power6 microarchitecture. IBM J. Rese. Devel. 51, 639-662.
-
(2007)
IBM J. Rese. Devel
, vol.51
, pp. 639-662
-
-
Q, L.E.H.1
Starke, W.J.2
Fields, J.S.3
O'Connell, F.P.4
Nguyen, D.Q.5
Ronchetti, B.J.6
Sauer, W.M.7
Schwarz, E.M.8
Vaden, M.T.9
-
15
-
-
0036469676
-
Simics: A full system simulation platform
-
MAGNUSSON, P. S., CHRISTENSSON, M., ESKILSON, J., FORSGREN, D., HALLBERG, G., HOGBERG, J., LARSSON, F., MOESTEDT, A., AND WERNER, B. 2002. Simics: A full system simulation platform. Computer 35, 50-58.
-
(2002)
Computer
, vol.35
, pp. 50-58
-
-
Magnusson, P.S.1
Christensson, M.2
Eskilson, J.3
Forsgren, D.4
Hallberg, G.5
Hogberg, J.6
Larsson, F.7
Moestedt, A.8
Werner, B.9
-
16
-
-
33748870886
-
Multifacets general execution-driven multiprocessor simulator (gems) toolset
-
MARTIN, M., SORIN, D. J., BECKMANN, B. M., MARTY, M., XU, M., ALAMELDEEN, A., K., M., HILL, M., AND WOOD, D. 2005. Multifacets general execution-driven multiprocessor simulator (gems) toolset. SIGARCH Comput. Architect. News 33, 2005.
-
(2005)
SIGARCH Comput. Architect. News
, vol.33
, pp. 2005
-
-
Martin, M.1
Sorin, D.J.2
Beckmann, B.M.3
Marty, M.4
M, X.U.5
Alameldeen, A.K.M.6
Hill, M.7
Wood, D.8
-
18
-
-
17644375823
-
Data cache prefetching using a global history buffer
-
DOI 10.1109/MM.2005.6
-
NESBIT, K. J. AND SMITH, J. E. 2005. Data cache prefetching using a global history buffer. IEEE Micro 25, 90-97. (Pubitemid 40556036)
-
(2005)
IEEE Micro
, vol.25
, Issue.1
, pp. 90-97
-
-
Nesbit, K.J.1
Smith, J.E.2
-
20
-
-
79751510498
-
Multi-level adaptive prefetching based on performance gradient tracking
-
RAMOS, L.M., BRIZ, J., IBÁÑEZ, P. E., AND VIÑALS, V. 2011. Multi-level adaptive prefetching based on performance gradient tracking. J. Instruction-Level Paral. 13, 1-14.
-
(2011)
J. Instruction-Level Paral
, vol.13
, pp. 1-14
-
-
Ramos, L.M.1
Briz, J.2
Ibáñez, P.E.3
Viñals, V.4
-
21
-
-
0020177251
-
Cache memories
-
SMITH, A. J. 1982. Cache memories. ACM Comput. Surv. 14, 473-530.
-
(1982)
ACM Comput. Surv
, vol.14
, pp. 473-530
-
-
Smith, A.J.1
-
23
-
-
70450279104
-
Spatio-temporal memory streaming
-
SOMOGYI, S., WENISCH, T. F., AILAMAKI, A., AND FALSAFI, B. 2009. Spatio-temporal memory streaming. In Proceedings of the 36th Annual International Symposium on Computer Architecture.
-
(2009)
Proceedings of the 36th Annual International Symposium on Computer Architecture
-
-
Somogyi, S.1
Wenisch, T.F.2
Ailamaki, A.3
Falsafi, B.4
-
24
-
-
34547655822
-
Feedback directed prefetching: Improving the performance and bandwidth-efficiency of hardware prefetchers
-
SRINATH, S., MUTLU, O., KIM, H., AND PATT, Y. N. 2007. Feedback directed prefetching: Improving the performance and bandwidth-efficiency of hardware prefetchers. In Proceedings of the 13rd International Symposium on High Performance Computer Architecture.
-
(2007)
Proceedings of the 13rd International Symposium on High Performance Computer Architecture
-
-
Srinath, S.1
Mutlu, O.2
Kim, H.3
Patt, Y.N.4
-
27
-
-
0029179077
-
The splash-2 programs: Characterization and methodological considerations
-
WOO, S. C., OHARA, M., TORRIE, E., SINGH, J. P., AND GUPTA, A. 1995. The splash-2 programs: characterization and methodological considerations. In Proceedings of the 22nd International Symposium on Computer Architecture.
-
(1995)
Proceedings of the 22nd International Symposium on Computer Architecture
-
-
Woo, S.C.1
Ohara, M.2
Torrie, E.3
Singh, J.P.4
Gupta, A.5
|