-
6
-
-
0032662989
-
Simultaneous Subordinate Multithreading (SSMT)
-
May
-
R. Chappell, J. Stark, S. Kim, S. Reinhardt, and Y. Patt. Simultaneous Subordinate Multithreading (SSMT). In Proceedings of the 26th Annual International Symposium on Computer Architecture, May 1999.
-
(1999)
Proceedings of the 26th Annual International Symposium on Computer Architecture
-
-
Chappell, R.1
Stark, J.2
Kim, S.3
Reinhardt, S.4
Patt, Y.5
-
8
-
-
2342619439
-
Out-of-order commit processors
-
February
-
A. Cristal, D. Ortega, J. Llosa, and M. Valero. Out-of-Order Commit Processors. In Proceedings of the Tenth International Symposium on High-Perfonnance Computer Architecture, February 2004, pp. 48-59.
-
(2004)
Proceedings of the Tenth International Symposium on High-perfonnance Computer Architecture
, pp. 48-59
-
-
Cristal, A.1
Ortega, D.2
Llosa, J.3
Valero, M.4
-
9
-
-
2342487209
-
-
Technical Report UPC-DAC-2002-39, Universitat Politecnica de Calalunya, July
-
A. Cristal, M. Valero, J.-L. Llosa, and A. Gonzalez. Large Virtual ROBs by Processor Checkpointing. Technical Report UPC-DAC-2002-39, Universitat Politecnica de Calalunya, July 2002.
-
(2002)
Large Virtual ROBs by Processor Checkpointing
-
-
Cristal, A.1
Valero, M.2
Llosa, J.-L.3
Gonzalez, A.4
-
12
-
-
0003278283
-
The microarchitecture of the pentium 4 processor
-
February
-
G. Hinton, D. Sager, M. Upton, D. Boggs, D. Carmean, A. Kyker, and P. Roussel. The Microarchitecture of the Pentium 4 Processor. Intel Technology Journal, February 2001.
-
(2001)
Intel Technology Journal
-
-
Hinton, G.1
Sager, D.2
Upton, M.3
Boggs, D.4
Carmean, D.5
Kyker, A.6
Roussel, P.7
-
14
-
-
0036286989
-
A large, fast instruction window for tolerating cache misses
-
May
-
A. R. Lebeck, J. Koppanalil, T. Li, J. Patwardhan, and E. Rotenberg. A large, fast instruction window for tolerating cache misses. In Proceedings of the 29th Annual International Symposium on Computer Architecture, May 2002, pp. 59-70.
-
(2002)
Proceedings of the 29th Annual International Symposium on Computer Architecture
, pp. 59-70
-
-
Lebeck, A.R.1
Koppanalil, J.2
Li, T.3
Patwardhan, J.4
Rotenberg, E.5
-
15
-
-
84948992629
-
Cherry: Checkpointed early resource recycling in out-of-order microprocessors
-
November
-
J. F. Martinez, J. Renau, M. C. Huang, M. Prvulovic, and J. Torrellas. Cherry: Checkpointed Early Resource Recycling in Out-of-order Microprocessors. In Proceedings of the 35th International Symposium on Microarchitecture, November 2002.
-
(2002)
Proceedings of the 35th International Symposium on Microarchitecture
-
-
Martinez, J.F.1
Renau, J.2
Huang, M.C.3
Prvulovic, M.4
Torrellas, J.5
-
16
-
-
3242770599
-
Dynamic register renaming through virtual-physical registers
-
May
-
T. Monreal, A. González, M. Valero, J. González, and V. Vin̄als. Dynamic Register Renaming Through Virtual-Physical Registers. In Journal of Instruction Level Parallelism, May 2000.
-
(2000)
Journal of Instruction Level Parallelism
-
-
Monreal, T.1
González, A.2
Valero, M.3
González, J.4
Vinals, V.5
-
20
-
-
0037669851
-
Exploiting ILP, TLP, and DLP with the polymorphous TRIPS architecture
-
June
-
K. Sankaralingam, R. Nagarajan, H. Liu, C. Kim, J. Huh, D. Burger, S. W. Keckler, and C. R. Moore. Exploiting ILP, TLP, and DLP with the polymorphous TRIPS architecture. In Proceedings of the 30th Annual International Symposium on Computer Architecture, June 2003.
-
(2003)
Proceedings of the 30th Annual International Symposium on Computer Architecture
-
-
Sankaralingam, K.1
Nagarajan, R.2
Liu, H.3
Kim, C.4
Huh, J.5
Burger, D.6
Keckler, S.W.7
Moore, C.R.8
-
22
-
-
0004174428
-
-
University of Southern California, Technical Report #CENG 98-25, Department of EE-Systems, October
-
Y. Song and M. Dubois, Assisted Execution. University of Southern California, Technical Report #CENG 98-25, Department of EE-Systems, October 1998.
-
(1998)
Assisted Execution
-
-
Song, Y.1
Dubois, M.2
|