-
1
-
-
0028419761
-
The Role of VLSI in Multimedia
-
April
-
B. Ackland, "The Role of VLSI in Multimedia," IEEE J. Solid-State Circuits, vol. 29, no. 4, April 1994, pp. 381-388.
-
(1994)
IEEE J. Solid-State Circuits
, vol.29
, Issue.4
, pp. 381-388
-
-
Ackland, B.1
-
2
-
-
84942212020
-
Special Report Multimedia - Applications, implications
-
March
-
J. A. Adam, "Special Report Multimedia - Applications, implications," IEEE Spectrum, March 1993, pp. 24-31.
-
(1993)
IEEE Spectrum
, pp. 24-31
-
-
Adam, J.A.1
-
3
-
-
0004072686
-
-
Addison-Wesley, Reading, MA
-
A.V. Aho, R. Sethi and J.D. Ullman, "Compilers: Principles, Techniques and Tools," Addison-Wesley, Reading, MA, 1986.
-
(1986)
Compilers: Principles, Techniques and Tools
-
-
Aho, A.V.1
Sethi, R.2
Ullman, J.D.3
-
4
-
-
0027341952
-
The video Communication Decade
-
Jan./Feb.
-
H. Aldermeshian, W.H. Ninke, R.J. Pilc, "The video Communication Decade," AT&T Technical J., vol.72, no. 1, Jan./Feb. 1993, pp. 2-6.
-
(1993)
AT&T Technical J.
, vol.72
, Issue.1
, pp. 2-6
-
-
Aldermeshian, H.1
Ninke, W.H.2
Pilc, R.J.3
-
5
-
-
0004348513
-
Architecture of the Pentium Microprocessor
-
June
-
D. Alpert, D. Avnon, "Architecture of the Pentium Microprocessor," IEEE Micro, June 1993, pp. 11-21.
-
(1993)
IEEE Micro
, pp. 11-21
-
-
Alpert, D.1
Avnon, D.2
-
6
-
-
0026852080
-
Image Coding Using Wavelet Transform
-
April
-
M. Antonini, et al., "Image Coding Using Wavelet Transform," IEEE Trans. Image Processing, vol. 1, no. 2, April 1992, pp. 205-220.
-
(1992)
IEEE Trans. Image Processing
, vol.1
, Issue.2
, pp. 205-220
-
-
Antonini, M.1
-
7
-
-
0027341936
-
Image and video coding standards
-
Jan./Feb.
-
R. Aravind, et al., "Image and video coding standards," AT&T Technical Journal, vol.72, no.1, pp. 67-89. Jan./Feb. 1993.
-
(1993)
AT&T Technical Journal
, vol.72
, Issue.1
, pp. 67-89
-
-
Aravind, R.1
-
9
-
-
0039349286
-
The PowerPC 601 Microprocessor
-
Oct.
-
M. C. Becker, et al., "The PowerPC 601 Microprocessor," IEEE Micro, vol. 13, no. 5, pp. 54-68, Oct. 1993
-
(1993)
IEEE Micro
, vol.13
, Issue.5
, pp. 54-68
-
-
Becker, M.C.1
-
10
-
-
33749450941
-
-
Technical Report, Dept. of Computer Science, University of Virginia
-
M. Benitez, J. Davidson and A. Holler, "Creating a VPO Machine Description," Technical Report, Dept. of Computer Science, University of Virginia, 1992.
-
(1992)
Creating a VPO Machine Description
-
-
Benitez, M.1
Davidson, J.2
Holler, A.3
-
11
-
-
33749441051
-
Synchronous programming of reactive systems, an introduction to ESTEREL
-
K. Fuchi and M. Nivat (editors): Elsevier
-
G. Berry P. Couronne and G. Gonthier, "Synchronous programming of reactive systems, an introduction to ESTEREL," in K. Fuchi and M. Nivat (editors): "Programming of Future Generation Computers", Elsevier, 1988.
-
(1988)
Programming of Future Generation Computers
-
-
Berry, G.1
Couronne, P.2
Gonthier, G.3
-
12
-
-
33749432035
-
-
Berkeley Design Technology Inc., Fremont, CA
-
J.C. Bier, P.D. Lapsley, E.A. Lee, "Tools and Methodologies for the Design of DSP Systems," Berkeley Design Technology Inc., Fremont, CA, 1993.
-
(1993)
Tools and Methodologies for the Design of DSP Systems
-
-
Bier, J.C.1
Lapsley, P.D.2
Lee, E.A.3
-
13
-
-
0003307306
-
MICON: Automated Design of Computer Systems
-
R. Camposano and W. Wolf (editors): Kluwer Academic Publishers, Boston/Dordrecht/London
-
W.P. Birmingham, A.P. Gupta and D.P. Siewiorek, "MICON: Automated Design of Computer Systems," in R. Camposano and W. Wolf (editors): "High-Level VLSI Synthesis", Kluwer Academic Publishers, Boston/Dordrecht/London, 1991, pp. 205-229.
-
(1991)
High-Level VLSI Synthesis
, pp. 205-229
-
-
Birmingham, W.P.1
Gupta, A.P.2
Siewiorek, D.P.3
-
14
-
-
0026312934
-
Assessment of the Cathedral-II silicon compiler for digital signal processing applications
-
I. Bolsens et.al., "Assessment of the Cathedral-II silicon compiler for digital signal processing applications," ESA Journal, Vol. 15, 1991, pp. 243-260.
-
(1991)
ESA Journal
, vol.15
, pp. 243-260
-
-
Bolsens, I.1
-
15
-
-
0024178324
-
Combining Event and Data-Flow Graphs in Behavioral Synthesis
-
Santa Clara, Ca, November
-
G. Borriello, "Combining Event and Data-Flow Graphs in Behavioral Synthesis," Procedings of the ICCAD'88, Santa Clara, Ca, November, 1988, pp. 56-59.
-
(1988)
Procedings of the ICCAD'88
, pp. 56-59
-
-
Borriello, G.1
-
16
-
-
0027847330
-
The PowerPC601 Design Methodology
-
IEEEComputer Society Press
-
T. Brodnax, M. Schiffi, F. Watson, "The PowerPC601 Design Methodology," Proc. of the ICCD'93, IEEEComputer Society Press, 1993, pp. 248-252.
-
(1993)
Proc. of the ICCD'93
, pp. 248-252
-
-
Brodnax, T.1
Schiffi, M.2
Watson, F.3
-
17
-
-
33747834679
-
MIS: A Multiple-Level Logic Optimization System
-
November
-
R.K. Brayton, R. Rudell, A. Sangiovanni-Vincentelli, A.R. Wang, "MIS: A Multiple-Level Logic Optimization System," IEEE Transactions on Computer Aided Design CAD-6(6), November 1987.
-
(1987)
IEEE Transactions on Computer Aided Design
, vol.CAD-6
, Issue.6
-
-
Brayton, R.K.1
Rudell, R.2
Sangiovanni-Vincentelli, A.3
Wang, A.R.4
-
18
-
-
0004640946
-
Ptolemy: A Framework for Simulating and Prototyping Heterogeneous Systems
-
Simulation Software Development
-
J. Buck, et al., "Ptolemy: A Framework for Simulating and Prototyping Heterogeneous Systems," to appear: J. Computer Simulation special issue on "Simulation Software Development", 1992.
-
(1992)
J. Computer Simulation
, Issue.SPEC. ISSUE
-
-
Buck, J.1
-
19
-
-
25444459453
-
Alterable RISC Core fines tunes ASIC Architecture
-
Feb.
-
D. Bursky, "Alterable RISC Core fines tunes ASIC Architecture," Electronic Design, vol. 41, no. 3, Feb. 1993, pp. 92-94.
-
(1993)
Electronic Design
, vol.41
, Issue.3
, pp. 92-94
-
-
Bursky, D.1
-
21
-
-
0003558126
-
-
R. Camposano and W. Wolf (editors), Kluwer Academic Publishers, Boston
-
R. Camposano and W. Wolf (editors), "High-Level VLSI Synthesis" Kluwer Academic Publishers, Boston, 1991.
-
(1991)
High-Level VLSI Synthesis
-
-
-
22
-
-
0346876295
-
The IBM High-Level Synthesis System
-
edited by R. Camposano and Wayne Wolf, Kluwer Academic Publishers, Norwell, MA
-
R. Camposano, R. Bergamaschi, C. Haynes, M. Payer, S. Wu, "The IBM High-Level Synthesis System," in "High-Level VLSI Synthesis" edited by R. Camposano and Wayne Wolf, Kluwer Academic Publishers, Norwell, MA, 1991, pp. 79-104.
-
(1991)
High-Level VLSI Synthesis
, pp. 79-104
-
-
Camposano, R.1
Bergamaschi, R.2
Haynes, C.3
Payer, M.4
Wu, S.5
-
23
-
-
33749451512
-
High-Level Synthesis
-
A. Kent, J.G. Williams (ed.): Marcel Decker, New York
-
R. Camposano, "High-Level Synthesis," in A. Kent, J.G. Williams (ed.): "Encyclopedia of Computer Science and Technology", vol. 28, suppl. 28, Marcel Decker, New York, 1993, pp. 129-152.
-
(1993)
Encyclopedia of Computer Science and Technology
, vol.28
, Issue.28 SUPPL.
, pp. 129-152
-
-
Camposano, R.1
-
24
-
-
0019398205
-
Register Allocation via Coloring
-
G.J. Chaitin, M.A. Auslander, A.K. Chandra, J. Cocke, M.E. Hopkins and P.W. Markstein, "Register Allocation via Coloring," Journal on Computer Languages, Vol. 6, 1981, pp. 47-57.
-
(1981)
Journal on Computer Languages
, vol.6
, pp. 47-57
-
-
Chaitin, G.J.1
Auslander, M.A.2
Chandra, A.K.3
Cocke, J.4
Hopkins, M.E.5
Markstein, P.W.6
-
25
-
-
0027541780
-
A Characterization of Binary Decision Diagrams
-
Feb.
-
S. Chakravarty, "A Characterization of Binary Decision Diagrams," IEEE Trans. Computers, vol. 42, no. 2, Feb. 1993, pp. 129-137.
-
(1993)
IEEE Trans. Computers
, vol.42
, Issue.2
, pp. 129-137
-
-
Chakravarty, S.1
-
26
-
-
0017538003
-
A Fast Computational Algorithm for the Discrete Cosine Transform
-
W.H. Chen, C.H. Smith, S.C. Fralick, "A Fast Computational Algorithm for the Discrete Cosine Transform," IEEE Trans. Commun., vol. 25, 1977, pp. 1004-1009.
-
(1977)
IEEE Trans. Commun.
, vol.25
, pp. 1004-1009
-
-
Chen, W.H.1
Smith, C.H.2
Fralick, S.C.3
-
27
-
-
0028485267
-
A Formal Methodology for Hardware/Software Co-design of Embedded Systems
-
August
-
M. Chiodo, P. Giusto, A. Jurecska, H. Haich, L. Lavagno, A. Sangiovanni, "A Formal Methodology for Hardware/Software Co-design of Embedded Systems," IEEE Micro, vol. 14, no. 4, August 1994, pp. 26-36.
-
(1994)
IEEE Micro
, vol.14
, Issue.4
, pp. 26-36
-
-
Chiodo, M.1
Giusto, P.2
Jurecska, A.3
Haich, H.4
Lavagno, L.5
Sangiovanni, A.6
-
28
-
-
0027629963
-
Realtime video compression poses challenges to designers and vendors alike
-
July
-
J. Child, "Realtime video compression poses challenges to designers and vendors alike," Computer Design, July 1993, pp. 67-84.
-
(1993)
Computer Design
, pp. 67-84
-
-
Child, J.1
-
29
-
-
0011667699
-
-
W.J. McClean (editor), Integrated Circuit Engineering Corporation ICE, Scottsdale, Arizona
-
W.J. McClean (editor), "Status 1993, A Report on the Integrated Circuit Industry," Integrated Circuit Engineering Corporation ICE, Scottsdale, Arizona, 1993.
-
(1993)
Status 1993, a Report on the Integrated Circuit Industry
-
-
-
30
-
-
0025235319
-
The evolution of RISC technology at IBM
-
Jan.
-
J. Cocke, V. Markstein, "The evolution of RISC technology at IBM," IBM J. Research and Development, vol. 34, no. 1, Jan. 1990, pp. 4-11.
-
(1990)
IBM J. Research and Development
, vol.34
, Issue.1
, pp. 4-11
-
-
Cocke, J.1
Markstein, V.2
-
31
-
-
84941603772
-
The technology framework
-
March
-
B. Cole, "The technology framework," IEEE Spectrum, March 1993, pp. 32-39.
-
(1993)
IEEE Spectrum
, pp. 32-39
-
-
Cole, B.1
-
32
-
-
3743154747
-
How DEC developed Alpha
-
July
-
R. Comerford, "How DEC developed Alpha," IEEE Spectrum, July 1992, pp. 26-31.
-
(1992)
IEEE Spectrum
, pp. 26-31
-
-
Comerford, R.1
-
34
-
-
0028602741
-
Configuration-Level Hardware/Software Partitioning for Real-Time
-
Sept. 22-23, Grenoble
-
J.G. D'Ambrosio, X. Hu, "Configuration-Level Hardware/Software Partitioning for Real-Time," 3rd Int. Workshop on Hardware/Software Codesign, Sept. 22-23, Grenoble, 1994, pp. 34-41.
-
(1994)
3rd Int. Workshop on Hardware/Software Codesign
, pp. 34-41
-
-
D'Ambrosio, J.G.1
Hu, X.2
-
36
-
-
0028483811
-
Computer-Aided Hardware-Software Codesign
-
August
-
G. De Micheli, "Computer-Aided Hardware-Software Codesign," IEEE Micro, vol. 14, no. 4, August 1994, pp. 10-16.
-
(1994)
IEEE Micro
, vol.14
, Issue.4
, pp. 10-16
-
-
De Micheli, G.1
-
37
-
-
3643089465
-
-
Synopsys, Inc., Mountain View, CA
-
"Design Compiler' Reference Manual," Version 3.1a, Synopsys, Inc., Mountain View, CA, 1994.
-
(1994)
"Design Compiler' Reference Manual," Version 3.1a
-
-
-
38
-
-
2542611763
-
-
Synopsys" Inc., vers. 3.1a, March
-
"Design Ware Databook," Synopsys" Inc., vers. 3.1a, March 1994.
-
(1994)
Design Ware Databook
-
-
-
40
-
-
0028565362
-
VHDL System-Level Specification and Partitioning in a Hardware/Software Co-Synthesis Environment
-
Sept. 22-23, Grenoble
-
P. Eles, Z. Peng, A. Doboli, "VHDL System-Level Specification and Partitioning in a Hardware/Software Co-Synthesis Environment," 3rd Int. Workshop on Hardware/Software Codesign, Sept. 22-23, Grenoble, 1994, pp. 49-55.
-
(1994)
3rd Int. Workshop on Hardware/Software Codesign
, pp. 49-55
-
-
Eles, P.1
Peng, Z.2
Doboli, A.3
-
42
-
-
33749449667
-
-
Quickturn Design Systems, Inc., Mountain View, CA 94043
-
"Enterprise Emulation System," Quickturn Design Systems, Inc., Mountain View, CA 94043, 1993.
-
(1993)
Enterprise Emulation System
-
-
-
46
-
-
0025386057
-
The High-Level Synthesis of Digital Systems
-
Feb.
-
M.C. McFarland, A. C. Parker, R. Camposano, "The High-Level Synthesis of Digital Systems," Proc. IEEE, vol. 78, no. 2, Feb. 1990, pp. 301-318.
-
(1990)
Proc. IEEE
, vol.78
, Issue.2
, pp. 301-318
-
-
McFarland, M.C.1
Parker, A.C.2
Camposano, R.3
-
47
-
-
0027594398
-
Formal Verification of Sequential Hardware: A Tutorial
-
May
-
M.C. McFarland, "Formal Verification of Sequential Hardware: A Tutorial," IEEE Trans. CAD, vol. 12, no. 5, May 1993, pp. 633-654.
-
(1993)
IEEE Trans. CAD
, vol.12
, Issue.5
, pp. 633-654
-
-
McFarland, M.C.1
-
49
-
-
0015401565
-
Some computer organizations and their effectiveness
-
September
-
M.J. Flynn, "Some computer organizations and their effectiveness," IEEE Transactions on Computers, C-21(9), September 1972, pp. 948-960.
-
(1972)
IEEE Transactions on Computers
, vol.C-21
, Issue.9
, pp. 948-960
-
-
Flynn, M.J.1
-
51
-
-
33749445179
-
Bibliography on automated retargetable code generation
-
M. Ganapathi and C. Fischer, "Bibliography on automated retargetable code generation," ACM Sigplan Notices, Vol. 16(10), 1981, pp. 9-12.
-
(1981)
ACM Sigplan Notices
, vol.16
, Issue.10
, pp. 9-12
-
-
Ganapathi, M.1
Fischer, C.2
-
52
-
-
0021412370
-
Attributed Linear Intermediate Representations for Retargetable Code Generators
-
M. Ganapathi and C. Fischer, "Attributed Linear Intermediate Representations for Retargetable Code Generators," Software Practices and Experiments, Vol. 14(4), 1984, pp. 347-364.
-
(1984)
Software Practices and Experiments
, vol.14
, Issue.4
, pp. 347-364
-
-
Ganapathi, M.1
Fischer, C.2
-
54
-
-
33749446250
-
Integration of medium-throughput signal processing algorithms on flexible instruction-set architectures
-
synthesis for real-time DSP
-
G. Goossens, et al., "Integration of medium-throughput signal processing algorithms on flexible instruction-set architectures," to appear in J. VLSI Signal Processing (special issue in synthesis for real-time DSP), 1993.
-
(1993)
J. VLSI Signal Processing
, Issue.SPEC. ISSUE
-
-
Goossens, G.1
-
57
-
-
0028532764
-
AMD vs. Superman
-
Nov.
-
T.R. Halfhill, "AMD vs. Superman," BYTE, vol. 19, no. 11, Nov. 1994, pp. 95-101.
-
(1994)
BYTE
, vol.19
, Issue.11
, pp. 95-101
-
-
Halfhill, T.R.1
-
58
-
-
0028532560
-
T5: Brute Force
-
Nov.
-
T.R. Halfhill, "T5: Brute Force," BYTE, vol. 19, no. 11, Nov. 1994, pp. 123-128.
-
(1994)
BYTE
, vol.19
, Issue.11
, pp. 123-128
-
-
Halfhill, T.R.1
-
59
-
-
33749452892
-
Videoconferencing Market Trends
-
Oct.
-
B. R. Halhed, D. L. Scott, "Videoconferencing Market Trends," Business Communication Review, vol. 21, no. 10, Oct. 1991, pp. 51-56.
-
(1991)
Business Communication Review
, vol.21
, Issue.10
, pp. 51-56
-
-
Halhed, B.R.1
Scott, D.L.2
-
60
-
-
25444511404
-
Trade-Offs in HW/SW Codesign
-
Cambridge, MA, October 7-8, (also available as technical report SFB 358-B2-3/93, TU Dresden)
-
W. Hardt, R. Camposano, "Trade-Offs in HW/SW Codesign," Proc. of the ACM Workshop on Hardware/Software Codesign, Cambridge, MA, October 7-8, 1993. (also available as technical report SFB 358-B2-3/93, TU Dresden)
-
(1993)
Proc. of the ACM Workshop on Hardware/Software Codesign
-
-
Hardt, W.1
Camposano, R.2
-
61
-
-
0026630928
-
Biting the Silver Bullet: Toward a Brighter Future for System Development
-
January
-
D. Harel, "Biting the Silver Bullet: Toward a Brighter Future for System Development," IEEE Computer, January 1992, pp. 8-20.
-
(1992)
IEEE Computer
, pp. 8-20
-
-
Harel, D.1
-
63
-
-
33749441690
-
Emulation and Prototyping of Digital Systems
-
Institute on HW/SW Codesign, Tiomezzo, June
-
R. Helaihel, K. A. Olukotun, "Emulation and Prototyping of Digital Systems," Nato Advanced Study, Institute on HW/SW Codesign, Tiomezzo, June 1995.
-
(1995)
Nato Advanced Study
-
-
Helaihel, R.1
Olukotun, K.A.2
-
65
-
-
33749441822
-
Betriebsmittelvergabe unter Echtzeitgesichtspunkten
-
R.G. Herrtwich, "Betriebsmittelvergabe unter Echtzeitgesichtspunkten (in german)," Informatik Spektrum, Vol. 14, 1991, pp. 123-136.
-
(1991)
Informatik Spektrum
, vol.14
, pp. 123-136
-
-
Herrtwich, R.G.1
-
66
-
-
0028553692
-
An Approach to the Adaptation of Estimated Cost Parameters in the COSYMA System
-
Sept. 22-23, Grenoble
-
D. Herrmann, J. Henkel, R. Ernst, "An Approach to the Adaptation of Estimated Cost Parameters in the COSYMA System," 3rd Int. Workshop on Hardware/Software Codesign, Sept. 22-23, Grenoble, 1994, pp. 100-107.
-
(1994)
3rd Int. Workshop on Hardware/Software Codesign
, pp. 100-107
-
-
Herrmann, D.1
Henkel, J.2
Ernst, R.3
-
68
-
-
0028485266
-
Codesign of Architectures for Automotive Powertrain Modules
-
August
-
X. Hu, et al., "Codesign of Architectures for Automotive Powertrain Modules," IEEE Micro, vol. 14, no. 4, August 1994, pp. 17-25.
-
(1994)
IEEE Micro
, vol.14
, Issue.4
, pp. 17-25
-
-
Hu, X.1
-
69
-
-
0005329084
-
A Comparison of Fast Inverse Discrete Cosine Transform Algorithms
-
A.C. Hung, T.H.-Y. Meng, "A Comparison of Fast Inverse Discrete Cosine Transform Algorithms," Multimedia Systems, vol. 2, no. 4, 1994, pp. 204-217.
-
(1994)
Multimedia Systems
, vol.2
, Issue.4
, pp. 204-217
-
-
Hung, A.C.1
Meng, T.H.-Y.2
-
72
-
-
33749434544
-
1994 ISSCC: Memory Circuits
-
Nov.
-
IEEE J. Solid-State Circuits, Special Issue on 1994 ISSCC: Memory Circuits, vol. 29, no. 11, Nov. 1994, pp. 1303-1335.
-
(1994)
IEEE J. Solid-State Circuits
, vol.29
, Issue.11 SPEC. ISSUE
, pp. 1303-1335
-
-
-
74
-
-
0026630755
-
Image Coding Based on a Fractal Theory of Iterated Contractive Image Transformations
-
January
-
A. E. Jacquin, "Image Coding Based on a Fractal Theory of Iterated Contractive Image Transformations," IEEE Trans. Image Processing, vol.1, no. 1, January 1992, pp. 18-30.
-
(1992)
IEEE Trans. Image Processing
, vol.1
, Issue.1
, pp. 18-30
-
-
Jacquin, A.E.1
-
75
-
-
0026903189
-
Predicting System-level Area and Delay for Pipelined and Nonpipelined Designs
-
August
-
R. Jain, et al., "Predicting System-level Area and Delay for Pipelined and Nonpipelined Designs," IEEE Trans. CAD, vol. 11, no. 8, August 1992, pp. 955-965.
-
(1992)
IEEE Trans. CAD
, vol.11
, Issue.8
, pp. 955-965
-
-
Jain, R.1
-
77
-
-
0024861035
-
Available instruction-level parallelism for superscalar and superpipelined machines
-
Boston, April
-
N. P. Jouppi, D. W. Wall, "Available instruction-level parallelism for superscalar and superpipelined machines," Proc. 3rd Conf. Architectural Support for Programming Languages and Operating Systems, Boston, April 1989, pp. 272-282.
-
(1989)
Proc. 3rd Conf. Architectural Support for Programming Languages and Operating Systems
, pp. 272-282
-
-
Jouppi, N.P.1
Wall, D.W.2
-
78
-
-
0001858874
-
A Hardware-Software Codesign Methodology for DSP Applications
-
Sept.
-
A. Kalavade, E.D. Lee, "A Hardware-Software Codesign Methodology for DSP Applications," IEEE Design & Test of Computers, vol. 10, no. 3, Sept. 1993, pp. 16-28.
-
(1993)
IEEE Design & Test of Computers
, vol.10
, Issue.3
, pp. 16-28
-
-
Kalavade, A.1
Lee, E.D.2
-
79
-
-
0028581812
-
A Global Criticality/Local Phase Driven Algorithm for the Constrained Hardware/Software Partitioning Problem
-
Sept. 22-24, Grenoble
-
A. Kalavade, E.A. Lee , "A Global Criticality/Local Phase Driven Algorithm for the Constrained Hardware/Software Partitioning Problem," 3rd Int. Workshop on Hardware/Software Codesign, Sept. 22-24, Grenoble, 1994, pp. 42-48.
-
(1994)
3rd Int. Workshop on Hardware/Software Codesign
, pp. 42-48
-
-
Kalavade, A.1
Lee, E.A.2
-
80
-
-
0024612269
-
Distributed Fault-Tolerant Real-Time Systems: The Mars Approach
-
February
-
H. Kopetz et.al., "Distributed Fault-Tolerant Real-Time Systems: The Mars Approach," IEEE Micro, February 1989, pp. 25-40.
-
(1989)
IEEE Micro
, pp. 25-40
-
-
Kopetz, H.1
-
81
-
-
33746585266
-
Event-Triggered versus Time-Triggered Real-Time Systems
-
A. Karshmer and J. Nehmer (editors), July
-
H. Kopetz, "Event-Triggered versus Time-Triggered Real-Time Systems," Lecture Notes in Computer Science 563, A. Karshmer and J. Nehmer (editors), Vol. 563, July 1991, pp. 87-101.
-
(1991)
Lecture Notes in Computer Science 563
, vol.563
, pp. 87-101
-
-
Kopetz, H.1
-
82
-
-
33749441492
-
Elektronische Dieselregelung EDR für Nutzfahrzeug Motoren
-
in German
-
W. D. Körner, G.J. Fränkle, "Elektronische Dieselregelung EDR für Nutzfahrzeug Motoren," VDI-Berichte, Nr. 515, 1984. (in German)
-
(1984)
VDI-Berichte
, Issue.515
-
-
Körner, W.D.1
Fränkle, G.J.2
-
83
-
-
33749442374
-
Effiziente Motorsteuerung verringert Schadstoffemission
-
FuE, Frühjahr (in German)
-
S. Krebs, "Effiziente Motorsteuerung verringert Schadstoffemission," Siemens-Zeitschrift Special, FuE, pp. 14-17, Frühjahr 1993 (in German).
-
(1993)
Siemens-Zeitschrift Special
, pp. 14-17
-
-
Krebs, S.1
-
85
-
-
0012948391
-
Local Microcode Generation in System Design
-
G. Goossens, P. Marwedel (eds.): Kluwer Academic Publishers, to appear
-
M. Langevin, E. Cerny, J. Wilberg, H.T. Vierhaus, "Local Microcode Generation in System Design ," G. Goossens, P. Marwedel (eds.): "Code Generation for Embedded Processors", Kluwer Academic Publishers, to appear, 1995.
-
(1995)
Code Generation for Embedded Processors
-
-
Langevin, M.1
Cerny, E.2
Wilberg, J.3
Vierhaus, H.T.4
-
86
-
-
33749452609
-
A Codesign Methodology for High Performance Embedded Systems
-
Montreal, Canada, July 10 - July 12
-
M. Langevin, J. Wilberg, P. Plöger, H.-T. Vierhaus, "A Codesign Methodology for High Performance Embedded Systems," High Performance Computing Symposium '95, Montreal, Canada, July 10 - July 12, 1995, pp. 353-364.
-
(1995)
High Performance Computing Symposium '95
, pp. 353-364
-
-
Langevin, M.1
Wilberg, J.2
Plöger, P.3
Vierhaus, H.-T.4
-
87
-
-
0003558126
-
Architectural Synthesis for Medium and High Throughput Signal Processing with the new Cathedral environment
-
edited by R. Camposano and Wayne Wolf, Kluwer Academic Publishers, Norwell, MA
-
D. Lanneer, S. Note, F. Depuydt, M. Paulwels, F. Catthoor, G. Goosens, H. DeMan, "Architectural Synthesis for Medium and High Throughput Signal Processing with the new Cathedral environment," in "High-Level VLSI Synthesis" edited by R. Camposano and Wayne Wolf, Kluwer Academic Publishers, Norwell, MA, 1991, pp. 205-229.
-
(1991)
High-Level VLSI Synthesis
, pp. 205-229
-
-
Lanneer, D.1
Note, S.2
Depuydt, F.3
Paulwels, M.4
Catthoor, F.5
Goosens, G.6
DeMan, H.7
-
88
-
-
0028062387
-
Data Routing: A Paradigm for Efficient Data-Path Synthesis and Code Generation
-
Niagara-on-the-Lake, Ontario, Canada, May 18-20
-
D. Lanneer, M. Cornero, G. Goossens, H. De Man, "Data Routing: a Paradigm for Efficient Data-Path Synthesis and Code Generation," 7th Int. Workshop on High-Level Synthesis, Niagara-on-the-Lake, Ontario, Canada, May 18-20, 1994, pp. 17-21.
-
(1994)
7th Int. Workshop on High-Level Synthesis
, pp. 17-21
-
-
Lanneer, D.1
Cornero, M.2
Goossens, G.3
De Man, H.4
-
89
-
-
0029236381
-
Code Optimization Techniques for Embedded DSP Microprocessors
-
S.Y. Liao, S. Devadas, K. Keutzer, S. Tjiang, A. Wang, "Code Optimization Techniques for Embedded DSP Microprocessors," DAC'95, 1995, pp. 599-604.
-
(1995)
DAC'95
, pp. 599-604
-
-
Liao, S.Y.1
Devadas, S.2
Keutzer, K.3
Tjiang, S.4
Wang, A.5
-
92
-
-
0025386536
-
Visual Telephony as an ISDN Application
-
Feb.
-
M.L. Liou, "Visual Telephony as an ISDN Application," IEEE Communications Magazine, vol. 28, no. 2, Feb. 1990, pp. 30-38.
-
(1990)
IEEE Communications Magazine
, vol.28
, Issue.2
, pp. 30-38
-
-
Liou, M.L.1
-
94
-
-
0024700097
-
A Theory for Multiresolution Signal Decomposition: The Wavelet Representation
-
July
-
S. Mallat, "A Theory for Multiresolution Signal Decomposition: The Wavelet Representation," IEEE Trans. Pattern Anal. Mach. Intel., vol. 11, no. 7, July 1989, pp. 674-693.
-
(1989)
IEEE Trans. Pattern Anal. Mach. Intel.
, vol.11
, Issue.7
, pp. 674-693
-
-
Mallat, S.1
-
95
-
-
33749451237
-
Memory Products DRAM & DRAM Modules
-
"Memory Products DRAM & DRAM Modules," NEC Data Book, 1993.
-
(1993)
NEC Data Book
-
-
-
96
-
-
33749428744
-
Portable Video-on-Demand in Wireless Communication
-
to appear Dec.
-
T. H. Meng, et al., "Portable Video-on-Demand in Wireless Communication," Proc. IEEE, to appear Dec. 1994.
-
(1994)
Proc. IEEE
-
-
Meng, T.H.1
-
98
-
-
2542532602
-
Kompressionsalgorithmen für interaktive Multimedia-Systeme
-
April (in German)
-
H.-G. Musmann, et al., "Kompressionsalgorithmen für interaktive Multimedia-Systeme," it+ti, vol. 35, no. 2, pp. 4-18, April 1993 (in German).
-
(1993)
It+ti
, vol.35
, Issue.2
, pp. 4-18
-
-
Musmann, H.-G.1
-
99
-
-
11744286823
-
Synthesis from Pure Behavioral Descriptions
-
edited by R. Camposano and Wayne Wolf, Kluwer Academic Publishers, Norwell, MA
-
Y. Nakamura, K. Oguri and A. Nagoya, "Synthesis from Pure Behavioral Descriptions," in "High-Level VLSI Synthesis" edited by R. Camposano and Wayne Wolf, Kluwer Academic Publishers, Norwell, MA, 1991, pp. 205-229.
-
(1991)
High-Level VLSI Synthesis
, pp. 205-229
-
-
Nakamura, Y.1
Oguri, K.2
Nagoya, A.3
-
100
-
-
0026174923
-
Cathedral III: Architecture driven high-level synthesis for high throughput DSP applications
-
San Francisco, CA, June
-
S. Note at.al., "Cathedral III: Architecture driven high-level synthesis for high throughput DSP applications," Procs. 28th DAC, San Francisco, CA, June 1991, pp. 597-602.
-
(1991)
Procs. 28th DAC
, pp. 597-602
-
-
Note, S.1
-
101
-
-
0028484187
-
A Software-Hardware Cosynthesis Approach to Digital System Simulation
-
August
-
K. A. Olukotun, et al., "A Software-Hardware Cosynthesis Approach to Digital System Simulation," IEEE Micro, August 1994, pp. 48-58.
-
(1994)
IEEE Micro
, pp. 48-58
-
-
Olukotun, K.A.1
-
103
-
-
0003885069
-
-
Addison-Wesley Publishing Company, Reading, MA
-
J. K. Ousterhout, "Tcl and the Tk Toolkit," Addison-Wesley Publishing Company, Reading, MA, 1994.
-
(1994)
Tcl and the Tk Toolkit
-
-
Ousterhout, J.K.1
-
104
-
-
0003825734
-
-
PhD thesis, University of Washington, (also Technical Report 92-08-02, Dept. of Computer Science, University of Washington, Seattle)
-
C.Y. Park, "Predicting deterministic execution times of real time programs," PhD thesis, University of Washington, 1992. (also Technical Report 92-08-02, Dept. of Computer Science, University of Washington, Seattle)
-
(1992)
Predicting Deterministic Execution Times of Real Time Programs
-
-
Park, C.Y.1
-
105
-
-
0027804656
-
Performance of a Software MPEG Video Decoder
-
Anaheim, CA
-
K. Patel, et al., "Performance of a Software MPEG Video Decoder," Proc. 1st ACM Int. Conf. on Multimedia, Anaheim, CA, 1993.
-
(1993)
Proc. 1st ACM Int. Conf. on Multimedia
-
-
Patel, K.1
-
106
-
-
0029221245
-
DSP Tool Requirements for Embedded Systems: A Telecommunications Industrial Perspective
-
P.G. Paulin, C. Liem, T.C. May, S. Sutarwala, "DSP Tool Requirements for Embedded Systems: A Telecommunications Industrial Perspective," J. VLSI Signal Processing, vol. 9, 1995, pp. 23-47.
-
(1995)
J. VLSI Signal Processing
, vol.9
, pp. 23-47
-
-
Paulin, P.G.1
Liem, C.2
May, T.C.3
Sutarwala, S.4
-
108
-
-
33747783480
-
VLSI Architectures for Digital Video Signal Processing
-
P. Dewilde, J. Vandewalle (eds.): Kluwer Academic Publishers, Dordrecht, Netherlands
-
P. Pirsch, "VLSI Architectures for Digital Video Signal Processing," in P. Dewilde, J. Vandewalle (eds.): "Computer Systems and Software Engineering", Kluwer Academic Publishers, Dordrecht, Netherlands, 1992, pp. 65-99.
-
(1992)
Computer Systems and Software Engineering
, pp. 65-99
-
-
Pirsch, P.1
-
109
-
-
33749431745
-
-
Technical Report Spectre L2, IMAG, Grenoble, France, October
-
J.A. Plaice and N. Halbwachs, "Lustre V2 user's guide and reference manual," Technical Report Spectre L2, IMAG, Grenoble, France, October 1987.
-
(1987)
Lustre V2 User's Guide and Reference Manual
-
-
Plaice, J.A.1
Halbwachs, N.2
-
110
-
-
0029480322
-
WWW Based Structuring of Codesigns
-
Cannes, to appear
-
P.G. Plöger, J. Wilberg, M. Langevin, R. Camposano, "WWW Based Structuring of Codesigns," Int. System-level Sythesis Symposium, Cannes, 1995, to appear.
-
(1995)
Int. System-level Sythesis Symposium
-
-
Plöger, P.G.1
Wilberg, J.2
Langevin, M.3
Camposano, R.4
-
111
-
-
0028447653
-
Estimating Implementation Bounds for Real Time DSP Application Specific Circuits
-
J. M. Rabaey, M. Potkonjak, "Estimating Implementation Bounds for Real Time DSP Application Specific Circuits," IEEE Trans. CAD, vol. 13, no. 6, 1994, pp. 669-683.
-
(1994)
IEEE Trans. CAD
, vol.13
, Issue.6
, pp. 669-683
-
-
Rabaey, J.M.1
Potkonjak, M.2
-
113
-
-
0002017307
-
Instruction-Level Parallel Processing: History, Overview, and Perspective
-
May
-
B. R. Rau, J. A. Fisher, "Instruction-Level Parallel Processing: History, Overview, and Perspective," J. Supercomputing, vol.7, no. 2, May 1993, pp. 9-50.
-
(1993)
J. Supercomputing
, vol.7
, Issue.2
, pp. 9-50
-
-
Rau, B.R.1
Fisher, J.A.2
-
114
-
-
0027577539
-
High-Level software synthesis for the design of communication systems
-
April
-
S. Ritz, M. Pankert, V. Zivojnovic, H. Meyr, "High-Level software synthesis for the design of communication systems," IEEE Journal on Selected Areas in Communications, Vol. 11, April 1993.
-
(1993)
IEEE Journal on Selected Areas in Communications
, vol.11
-
-
Ritz, S.1
Pankert, M.2
Zivojnovic, V.3
Meyr, H.4
-
115
-
-
4143057653
-
Alpha Rides High
-
Oct.
-
B. Ryan, "Alpha Rides High," BYTE, vol. 19, no. 10, Oct. 1994, pp. 197-198.
-
(1994)
BYTE
, vol.19
, Issue.10
, pp. 197-198
-
-
Ryan, B.1
-
116
-
-
33749451675
-
Design of the Intel Pentium' Processor
-
IEEEComputer Society Press
-
A. Saini, "Design of the Intel Pentium' Processor," Proc. of the ICCD'93, IEEEComputer Society Press, 1993, pp. 248-252.
-
(1993)
Proc. of the ICCD'93
, pp. 248-252
-
-
Saini, A.1
-
117
-
-
84943679749
-
The VuMan2 Wearable Computer
-
Sept.
-
A. Samailagic, D. P. Siewiorek, "The VuMan2 Wearable Computer," IEEE Design & Test of Computers, vol. 10, n0. 3, Sept. 1993, pp. 56-67.
-
(1993)
IEEE Design & Test of Computers
, vol.10
, Issue.3
, pp. 56-67
-
-
Samailagic, A.1
Siewiorek, D.P.2
-
118
-
-
0027550032
-
Research and Development Needs for Advanced Vehicle Control Systems
-
Feb.
-
S.E Shladover, "Research and Development Needs for Advanced Vehicle Control Systems," IEEE Micro, Feb. 1993, pp. 11-19.
-
(1993)
IEEE Micro
, pp. 11-19
-
-
Shladover, S.E.1
-
119
-
-
33749440772
-
SIR/CASTLE Online Help System
-
in preparation
-
"SIR/CASTLE Online Help System," SIR/CASTLE Online Help System, http://alcatraz.gmd.de:9422/ castle/doc/start.html, in preparation.
-
SIR/CASTLE Online Help System
-
-
-
120
-
-
0010401153
-
-
pub/pixie_doc/maual.ps
-
M.D. Smith, "Tracing with pixie," Available by anonymous ftp from velox.stanford.edu as pub/pixie_doc/maual.ps, April 1991.
-
Tracing with Pixie
-
-
Smith, M.D.1
-
122
-
-
0026152309
-
The Spring Kernel: A new paradigm for Real-Time Systems
-
May
-
J.A. Stankovic and K. Ramamritham, "The Spring Kernel: A new paradigm for Real-Time Systems," IEEE Software, May 1991, pp. 62-72.
-
(1991)
IEEE Software
, pp. 62-72
-
-
Stankovic, J.A.1
Ramamritham, K.2
-
123
-
-
2542591977
-
System-Synthesis Using Hardware/Software Codesign
-
Cambridge, MA, Oct. 7-8
-
U. Steinhausen, et al., "System-Synthesis Using Hardware/Software Codesign," Int. Workshop on Hardware-Software Co-Design, Cambridge, MA, Oct. 7-8, 1993.
-
(1993)
Int. Workshop on Hardware-Software Co-Design
-
-
Steinhausen, U.1
-
124
-
-
0004027344
-
-
Addison-Wesley, Reading, MA
-
B. Stroustrup, "The C++ Programming Language," 2.ed., Addison-Wesley, Reading, MA, 1991.
-
(1991)
"The C++ Programming Language," 2.Ed.
-
-
Stroustrup, B.1
-
125
-
-
33749448443
-
-
AT&T Customer Information Center
-
"SystemV Interface Definition," Vol. I & II, AT&T Customer Information Center, 1986.
-
(1986)
SystemV Interface Definition
, vol.1-2
-
-
-
126
-
-
84976650258
-
Using Peephole Optimization on Intermediate Code
-
A. Tannenbaum, H. van Staveren and J. Stevenson, "Using Peephole Optimization on Intermediate Code," ACM Trans. on Programing Languages and Systems, Vol. 4(1), 1982.
-
(1982)
ACM Trans. on Programing Languages and Systems
, vol.4
, Issue.1
-
-
Tannenbaum, A.1
Van Staveren, H.2
Stevenson, J.3
-
127
-
-
6144225024
-
-
Dept. of EECS, University of California at Berkeley, January
-
"The Almagest: Manual for Ptolemy," Version 0.3.1, Dept. of EECS, University of California at Berkeley, January 1992.
-
(1992)
"The Almagest: Manual for Ptolemy," Version 0.3.1
-
-
-
128
-
-
33749433651
-
-
CASTLE Analysis Home Page, in preparation
-
"The CASTLE Analysis Environment," CASTLE Analysis Home Page, http://alcatraz.gmd.de:9422/ designenv/hello.html, in preparation.
-
The CASTLE Analysis Environment
-
-
-
129
-
-
0028593178
-
An Interactive Environment for HW/SW Co-Design
-
Sept. 22-23, Grenoble
-
M. Theißinger, P. Stravers, H. Veit, "An Interactive Environment for HW/SW Co-Design," 3rd Int. Workshop on Hardware/Software Codesign, Sept. 22-23, Grenoble, 1994, pp. 203-209.
-
(1994)
3rd Int. Workshop on Hardware/Software Codesign
, pp. 203-209
-
-
Theißinger, M.1
Stravers, P.2
Veit, H.3
-
130
-
-
0003825447
-
-
Kluwer Academic Publishers, Boston
-
D. Thomas, E. Lagnese, R. Walker, J. Nestor, J. Rajan, R. Blackburn, "Algorithmic and Register-Transfer Level Synthesis: The System Architect's Workbench," Kluwer Academic Publishers, Boston, 1990.
-
(1990)
Algorithmic and Register-Transfer Level Synthesis: The System Architect's Workbench
-
-
Thomas, D.1
Lagnese, E.2
Walker, R.3
Nestor, J.4
Rajan, J.5
Blackburn, R.6
-
132
-
-
33749425567
-
32-bit Power and Tools Bring Cheer to Embedded System Designers
-
December
-
D. Tuite, "32-bit Power And Tools Bring Cheer to Embedded System Designers," Computer Design, December 1992, pp. 91-103.
-
(1992)
Computer Design
, pp. 91-103
-
-
Tuite, D.1
-
133
-
-
0026854652
-
A 100-MHz 2-D Discrete Cosine Transform Core Processor
-
April
-
S.-I. Uramoto, et al., "A 100-MHz 2-D Discrete Cosine Transform Core Processor," IEEE S. Solid-State Circuits, vol. 27, no. 4, April 1992, pp. 492-498.
-
(1992)
IEEE S. Solid-State Circuits
, vol.27
, Issue.4
, pp. 492-498
-
-
Uramoto, S.-I.1
-
134
-
-
33749440638
-
-
InCA Inc., Santa Clara, CA 95054
-
"VA: Concept Silicon User Guide," InCA Inc., Santa Clara, CA 95054, 1993.
-
(1993)
VA: Concept Silicon User Guide
-
-
-
135
-
-
2442547831
-
-
Kluwer Academic Publishers, Dordrecht, The netherlands
-
J. Vanhof, K. Van Rompaey, I. Bolsens, G. Goosens, H. DeMan, "High-Level Synthesis for Real Time Digital Signal Processing," Kluwer Academic Publishers, Dordrecht, The netherlands, 1993.
-
(1993)
High-Level Synthesis for Real Time Digital Signal Processing
-
-
Vanhof, J.1
Van Rompaey, K.2
Bolsens, I.3
Goosens, G.4
DeMan, H.5
-
136
-
-
33749430296
-
The Development of ATM Standards and Technology: A Retrospective
-
Dec.
-
R. Vickers, "The Development of ATM Standards and Technology: A Retrospective," IEEE Micro, vol. 13, no. 6, Dec. 1993, pp. 62-73.
-
(1993)
IEEE Micro
, vol.13
, Issue.6
, pp. 62-73
-
-
Vickers, R.1
-
138
-
-
33749442037
-
Automatic Synthesis of Device Drivers for HW/SW Codesign
-
Cambridge, Massachusetts, October
-
E. Walkup, G. Borriello, "Automatic Synthesis of Device Drivers for HW/SW Codesign," IEEE International Workshop on HW/SW Co-Design, Cambridge, Massachusetts, October 1993.
-
(1993)
IEEE International Workshop on HW/SW Co-Design
-
-
Walkup, E.1
Borriello, G.2
-
139
-
-
0026818192
-
The JPEG still picture compression standard
-
Feb.
-
G. K. Wallace, "The JPEG still picture compression standard," IEEE Trans. Consumer Electronics, vol. 38, no. 1, Feb. 1992, pp. 18-34.
-
(1992)
IEEE Trans. Consumer Electronics
, vol.38
, Issue.1
, pp. 18-34
-
-
Wallace, G.K.1
-
140
-
-
0028736058
-
OK, if these CAD tools are so great, why isn't my chip design on schedule?
-
Cambridge, MA, Oct. 10-12
-
N. Weste, "OK, if these CAD tools are so great, why isn't my chip design on schedule?," Int. Conf. Computer Design, Cambridge, MA, Oct. 10-12, 1994, pp. 2-8.
-
(1994)
Int. Conf. Computer Design
, pp. 2-8
-
-
Weste, N.1
-
141
-
-
0028736771
-
Design of an Embedded Video Compression System - A Quantitative Approach
-
Cambridge, MA, Oct. 10-12
-
J. Wilberg, R. Camposano, U. Westerholz, U. Steinhausen, "Design of an Embedded Video Compression System - A Quantitative Approach," Int. Conf. Computer Design, Cambridge, MA, Oct. 10-12, 1994, pp. 428-431.
-
(1994)
Int. Conf. Computer Design
, pp. 428-431
-
-
Wilberg, J.1
Camposano, R.2
Westerholz, U.3
Steinhausen, U.4
-
142
-
-
0028553155
-
Design Flow for Hardware/Software Cosynthesis of a Video Compression System
-
Sept. 22-23, Grenoble
-
J. Wilberg, R. Camposano, W. Rosenstiel, "Design Flow for Hardware/Software Cosynthesis of a Video Compression System," 3rd Int. Workshop on Hardware/Software Codesign, Sept. 22-23, Grenoble, 1994, pp. 73-80.
-
(1994)
3rd Int. Workshop on Hardware/Software Codesign
, pp. 73-80
-
-
Wilberg, J.1
Camposano, R.2
Rosenstiel, W.3
-
143
-
-
0141945980
-
Cosynthesis in CASTLE
-
Chapman & Hall, to appear
-
J. Wilberg, R. Camposano, M. Langevin, P. Plöger, T. Vierhaus, "Cosynthesis in CASTLE," in "Novel Approaches in Logic and Architecture Synthesis", Chapman & Hall, 1995, to appear.
-
(1995)
Novel Approaches in Logic and Architecture Synthesis
-
-
Wilberg, J.1
Camposano, R.2
Langevin, M.3
Plöger, P.4
Vierhaus, T.5
-
144
-
-
0042462718
-
-
Computer Systems Laboratory, Stanford University, CA
-
R. Wilson, et al., "The SUIF Compiler System," http://suif.stanford.edu/suif/suif-overview/suif-overview.html, Computer Systems Laboratory, Stanford University, CA, 1994.
-
(1994)
The SUIF Compiler System
-
-
Wilson, R.1
-
145
-
-
0042096260
-
Architectural Optimization Methods for Control Dominated Machines
-
edited by R. Camposano and Wayne Wolf, Kluwer Academic Publishers, Norwell, MA
-
W. Wolf, A. Takach and T.C. Lee, "Architectural Optimization Methods for Control Dominated Machines," in "High-Level VLSI Synthesis" edited by R. Camposano and Wayne Wolf, Kluwer Academic Publishers, Norwell, MA, 1991, pp. 231-254.
-
(1991)
High-Level VLSI Synthesis
, pp. 231-254
-
-
Wolf, W.1
Takach, A.2
Lee, T.C.3
-
146
-
-
0028464667
-
Hardware-Software Co-Design of Embedded Systems
-
July
-
W. Wolf, "Hardware-Software Co-Design of Embedded Systems," Proc. IEEE, vol. 82, no. 7, July 1994, pp. 967-989.
-
(1994)
Proc. IEEE
, vol.82
, Issue.7
, pp. 967-989
-
-
Wolf, W.1
-
147
-
-
0026107649
-
A Two-Dimensional Fast Cosine Transform Algorithm Based on Hou's Approach
-
Feb.
-
H.R. Wu, F.J. Paoloni, "A Two-Dimensional Fast Cosine Transform Algorithm Based on Hou's Approach," IEEE Trans. Signal Processing, vol. 39, no. 2, Feb. 1991, pp. 544-546.
-
(1991)
IEEE Trans. Signal Processing
, vol.39
, Issue.2
, pp. 544-546
-
-
Wu, H.R.1
Paoloni, F.J.2
-
148
-
-
0027547846
-
Improving the Reliability and Safety of Automotive Electronics
-
Feb.
-
E. Zanoni, P. Pavan, "Improving the Reliability and Safety of Automotive Electronics," IEEE Micro, Feb. 1993, pp. 30-47.
-
(1993)
IEEE Micro
, pp. 30-47
-
-
Zanoni, E.1
Pavan, P.2
|